summaryrefslogtreecommitdiffstats
path: root/cpu/microblaze/dcache.S
blob: eaf96717ebbeb28e9d96dbc3b6f5848dfbad1e02 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
/*
 * (C) Copyright 2007 Michal Simek
 *
 * Michal  SIMEK <monstr@monstr.eu>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */
	.text
	.globl	dcache_enable
	.ent	dcache_enable
	.align	2
dcache_enable:
	/* Make space on stack for a temporary */
	addi	r1, r1, -4
	/* Save register r12 */
	swi	r12, r1, 0
	/* Read the MSR register */
	mfs	r12, rmsr
	/* Set the instruction enable bit */
	ori	r12, r12, 0x80
	/* Save the MSR register */
	mts	rmsr, r12
	/* Load register r12 */
	lwi	r12, r1, 0
	/* Return */
	rtsd	r15, 8
	/* Update stack in the delay slot */
	addi	r1, r1, 4
	.end	dcache_enable

	.text
	.globl	dcache_disable
	.ent	dcache_disable
	.align	2
dcache_disable:
	/* Make space on stack for a temporary */
	addi	r1, r1, -4
	/* Save register r12 */
	swi	r12, r1, 0
	/* Read the MSR register */
	mfs	r12, rmsr
	/* Clear the data cache enable bit */
	andi	r12, r12, ~0x80
	/* Save the MSR register */
	mts	rmsr, r12
	/* Load register r12 */
	lwi	r12, r1, 0
	/* Return */
	rtsd	r15, 8
	/* Update stack in the delay slot */
	addi	r1, r1, 4
	.end	dcache_disable