aboutsummaryrefslogtreecommitdiffstats
path: root/lib/Target/ARM/ARMScheduleA9.td
Commit message (Expand)AuthorAgeFilesLines
...
* Finish vld3 and vld4.Evan Cheng2010-10-091-5/+27
* Correct some load / store instruction itinerary mistakes:Evan Cheng2010-10-091-45/+175
* Model operand cycles of vldm / vstm; also fixes scheduling itineraries of vld...Evan Cheng2010-10-071-4/+18
* - Add TargetInstrInfo::getOperandLatency() to compute operand latencies. ThisEvan Cheng2010-10-061-8/+40
* Major changes to Cortex-A9 itinerary.Evan Cheng2010-10-031-211/+251
* Fix r115332: correctly model AGU / NEON mux.Evan Cheng2010-10-011-133/+266
* Add operand cycles for vldr / vstr.Evan Cheng2010-10-011-4/+9
* NEON scheduling info fix. vmov reg, reg are single cycle instructions.Evan Cheng2010-10-011-5/+19
* Per Cortex-A9 pipeline diagram. AGU (core load / store issue) and NEON/FP iss...Evan Cheng2010-10-011-151/+232
* ARM instruction itinerary fixes:Evan Cheng2010-09-301-82/+135
* Model Cortex-a9 load to SUB, RSB, ADD, ADC, SBC, RSC, CMN, MVN, or CMPEvan Cheng2010-09-291-21/+48
* Separate itinerary classes for mvn from mov; for tst / teq from cmp / cmn.Evan Cheng2010-09-291-3/+15
* Assign bitwise binary instructions different itinerary classes from ALU instr...Evan Cheng2010-09-291-0/+7
* Add support to model pipeline bypass / forwarding.Evan Cheng2010-09-281-1/+1
* Fix IIC_iEXTAr itinerary class of Cortex-A9.Evan Cheng2010-09-251-1/+1
* Remove a unused instruction itinerary class.Evan Cheng2010-09-251-1/+0
* Fix zero and sign extension instructions scheduling itineraries.Evan Cheng2010-09-251-0/+4
* More pseudo instruction scheduling itinerary fixes.Evan Cheng2010-09-241-1/+7
* Fix scheduling itinerary for pseudo mov immediate instructions which expand i...Evan Cheng2010-09-241-0/+2
* Fix LDM_RET schedule itinery.Evan Cheng2010-09-081-0/+6
* minor housekeeping cleanup: 80-column, trailing whitespace, spelling, etc.. N...Jim Grosbach2010-06-281-25/+25
* Some A9 load/store cleanupsAnton Korobeynikov2010-05-291-41/+23
* Some rough approximations for load/stores on A9Anton Korobeynikov2010-05-291-0/+59
* NEON/VFP stuff can be issued only via Pipe1 on A9Anton Korobeynikov2010-05-291-87/+87
* Add some integer instruction itineraries for A9Anton Korobeynikov2010-05-291-0/+55
* Make processor FUs unique for given itinerary. This extends the limit of 32Anton Korobeynikov2010-04-181-418/+428
* Split A8/A9 itins - they already were too big.Anton Korobeynikov2010-04-071-0/+739