From 608034ec1a11c5b546f20775736652bcaf30049c Mon Sep 17 00:00:00 2001 From: Chris Lattner Date: Sat, 21 Aug 2004 20:14:40 +0000 Subject: Switch from bytes to bits for alignment. Also, change GPRC for PPC32 to align on 32-bit boundary instead of 64-bit git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@15975 91177308-0d34-0410-b5e6-96231b3b80d8 --- lib/Target/PowerPC/PPC32RegisterInfo.td | 6 +++--- lib/Target/PowerPC/PPC64RegisterInfo.td | 6 +++--- 2 files changed, 6 insertions(+), 6 deletions(-) (limited to 'lib/Target') diff --git a/lib/Target/PowerPC/PPC32RegisterInfo.td b/lib/Target/PowerPC/PPC32RegisterInfo.td index 2f80c01..1d8570c 100644 --- a/lib/Target/PowerPC/PPC32RegisterInfo.td +++ b/lib/Target/PowerPC/PPC32RegisterInfo.td @@ -15,7 +15,7 @@ include "PowerPCRegisterInfo.td" /// Register classes // Allocate volatiles first // then nonvolatiles in reverse order since stmw/lmw save from rN to r31 -def GPRC : RegisterClass @@ -33,8 +33,8 @@ def GPRC : RegisterClass; -def CRRC : RegisterClass; +def CRRC : RegisterClass; diff --git a/lib/Target/PowerPC/PPC64RegisterInfo.td b/lib/Target/PowerPC/PPC64RegisterInfo.td index b922676..9fa57a9 100644 --- a/lib/Target/PowerPC/PPC64RegisterInfo.td +++ b/lib/Target/PowerPC/PPC64RegisterInfo.td @@ -15,7 +15,7 @@ include "PowerPCRegisterInfo.td" /// Register classes // Allocate volatiles first // then nonvolatiles in reverse order since stmw/lmw save from rN to r31 -def GPRC : RegisterClass @@ -33,8 +33,8 @@ def GPRC : RegisterClass; -def CRRC : RegisterClass; +def CRRC : RegisterClass; -- cgit v1.1