//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=// // // The LLVM Compiler Infrastructure // // This file is distributed under the University of Illinois Open Source // License. See LICENSE.TXT for details. // //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // // ARM Instruction Format Definitions. // // Format specifies the encoding used by the instruction. This is part of the // ad-hoc solution used to emit machine instruction encodings by our machine // code emitter. class Format val> { bits<6> Value = val; } def Pseudo : Format<0>; def MulFrm : Format<1>; def BrFrm : Format<2>; def BrMiscFrm : Format<3>; def DPFrm : Format<4>; def DPSoRegFrm : Format<5>; def LdFrm : Format<6>; def StFrm : Format<7>; def LdMiscFrm : Format<8>; def StMiscFrm : Format<9>; def LdStMulFrm : Format<10>; def LdStExFrm : Format<11>; def ArithMiscFrm : Format<12>; def SatFrm : Format<13>; def ExtFrm : Format<14>; def VFPUnaryFrm : Format<15>; def VFPBinaryFrm : Format<16>; def VFPConv1Frm : Format<17>; def VFPConv2Frm : Format<18>; def VFPConv3Frm : Format<19>; def VFPConv4Frm : Format<20>; def VFPConv5Frm : Format<21>; def VFPLdStFrm : Format<22>; def VFPLdStMulFrm : Format<23>; def VFPMiscFrm : Format<24>; def ThumbFrm : Format<25>; def MiscFrm : Format<26>; def NGetLnFrm : Format<27>; def NSetLnFrm : Format<28>; def NDupFrm : Format<29>; def NLdStFrm : Format<30>; def N1RegModImmFrm: Format<31>; def N2RegFrm : Format<32>; def NVCVTFrm : Format<33>; def NVDupLnFrm : Format<34>; def N2RegVShLFrm : Format<35>; def N2RegVShRFrm : Format<36>; def N3RegFrm : Format<37>; def N3RegVShFrm : Format<38>; def NVExtFrm : Format<39>; def NVMulSLFrm : Format<40>; def NVTBLFrm : Format<41>; // Misc flags. // the instruction has a Rn register operand. // UnaryDP - Indicates this is a unary data processing instruction, i.e. // it doesn't have a Rn operand. class UnaryDP { bit isUnaryDataProc = 1; } // Xform16Bit - Indicates this Thumb2 instruction may be transformed into // a 16-bit Thumb instruction if certain conditions are met. class Xform16Bit { bit canXformTo16Bit = 1; } //===----------------------------------------------------------------------===// // ARM Instruction flags. These need to match ARMBaseInstrInfo.h. // // Addressing mode. class AddrMode val> { bits<5> Value = val; } def AddrModeNone : AddrMode<0>; def AddrMode1 : AddrMode<1>; def AddrMode2 : AddrMode<2>; def AddrMode3 : AddrMode<3>; def AddrMode4 : AddrMode<4>; def AddrMode5 : AddrMode<5>; def AddrMode6 : AddrMode<6>; def AddrModeT1_1 : AddrMode<7>; def AddrModeT1_2 : AddrMode<8>; def AddrModeT1_4 : AddrMode<9>; def AddrModeT1_s : AddrMode<10>; def AddrModeT2_i12 : AddrMode<11>; def AddrModeT2_i8 : AddrMode<12>; def AddrModeT2_so : AddrMode<13>; def AddrModeT2_pc : AddrMode<14>; def AddrModeT2_i8s4 : AddrMode<15>; // Instruction size. class SizeFlagVal val> { bits<3> Value = val; } def SizeInvalid : SizeFlagVal<0>; // Unset. def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. def Size8Bytes : SizeFlagVal<2>; def Size4Bytes : SizeFlagVal<3>; def Size2Bytes : SizeFlagVal<4>; // Load / store index mode. class IndexMode val> { bits<2> Value = val; } def IndexModeNone : IndexMode<0>; def IndexModePre : IndexMode<1>; def IndexModePost : IndexMode<2>; def IndexModeUpd : IndexMode<3>; // Instruction execution domain. class Domain val> { bits<2> Value = val; } def GenericDomain : Domain<0>; def VFPDomain : Domain<1>; // Instructions in VFP domain only def NeonDomain : Domain<2>; // Instructions in Neon domain only def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains //===----------------------------------------------------------------------===// // ARM special operands. // def CondCodeOperand : AsmOperandClass { let Name = "CondCode"; let SuperClasses = []; } // ARM Predicate operand. Default to 14 = always (AL). Second part is CC // register whose default is 0 (no register). def pred : PredicateOperand { let PrintMethod = "printPredicateOperand"; let ParserMatchClass = CondCodeOperand; } // Conditional code result for instructions whose 's' bit is set, e.g. subs. def cc_out : OptionalDefOperand { string EncoderMethod = "getCCOutOpValue"; let PrintMethod = "printSBitModifierOperand"; } // Same as cc_out except it defaults to setting CPSR. def s_cc_out : OptionalDefOperand { string EncoderMethod = "getCCOutOpValue"; let PrintMethod = "printSBitModifierOperand"; } // ARM special operands for disassembly only. // def setend_op : Operand { let PrintMethod = "printSetendOperand"; } def cps_opt : Operand { let PrintMethod = "printCPSOptionOperand"; } def msr_mask : Operand { let PrintMethod = "printMSRMaskOperand"; } // A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0. // The neg_zero operand translates -0 to -1, -1 to -2, ..., etc. def neg_zero : Operand { let PrintMethod = "printNegZeroOperand"; } //===----------------------------------------------------------------------===// // ARM Instruction templates. // class InstTemplate : Instruction { let Namespace = "ARM"; AddrMode AM = am; SizeFlagVal SZ = sz; IndexMode IM = im; bits<2> IndexModeBits = IM.Value; Format F = f; bits<6> Form = F.Value; Domain D = d; bit isUnaryDataProc = 0; bit canXformTo16Bit = 0; // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h. let TSFlags{4-0} = AM.Value; let TSFlags{7-5} = SZ.Value; let TSFlags{9-8} = IndexModeBits; let TSFlags{15-10} = Form; let TSFlags{16} = isUnaryDataProc; let TSFlags{17} = canXformTo16Bit; let TSFlags{19-18} = D.Value; let Constraints = cstr; let Itinerary = itin; } class Encoding { field bits<32> Inst; } class InstARM : InstTemplate, Encoding; // This Encoding-less class is used by Thumb1 to specify the encoding bits later // on by adding flavors to specific instructions. class InstThumb : InstTemplate; class PseudoInst pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; } // Almost all ARM instructions are predicable. class I pattern> : InstARM { bits<4> p; let Inst{31-28} = p; let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", asm); let Pattern = pattern; list Predicates = [IsARM]; } // A few are not predicable class InoP pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = !strconcat(opc, asm); let Pattern = pattern; let isPredicable = 0; list Predicates = [IsARM]; } // Same as I except it can optionally modify CPSR. Note it's modeled as an input // operand since by default it's a zero register. It will become an implicit def // once it's "flipped". class sI pattern> : InstARM { bits<4> p; // Predicate operand bits<1> s; // condition-code set flag ('1' if the insn should set the flags) let Inst{31-28} = p; let Inst{20} = s; let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); let AsmString = !strconcat(opc, "${p}${s}", asm); let Pattern = pattern; list Predicates = [IsARM]; } // Special cases class XI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsARM]; } class AI pattern> : I; class AsI pattern> : sI; class AXI pattern> : XI; class AInoP pattern> : InoP; // Ctrl flow instructions class ABI opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{27-24} = opcod; } class ABXI opcod, dag oops, dag iops, InstrItinClass itin, string asm, list pattern> : XI { let Inst{27-24} = opcod; } class ABXIx2 pattern> : XI; // BR_JT instructions class JTI pattern> : XI; // Atomic load/store instructions class AIldrex opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{27-23} = 0b00011; let Inst{22-21} = opcod; let Inst{20} = 1; let Inst{11-0} = 0b111110011111; } class AIstrex opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{27-23} = 0b00011; let Inst{22-21} = opcod; let Inst{20} = 0; let Inst{11-4} = 0b11111001; } // addrmode1 instructions class AI1 opcod, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{24-21} = opcod; let Inst{27-26} = 0b00; } class AsI1 opcod, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string asm, list pattern> : sI { let Inst{24-21} = opcod; let Inst{27-26} = 0b00; } class AXI1 opcod, dag oops, dag iops, Format f, InstrItinClass itin, string asm, list pattern> : XI { let Inst{24-21} = opcod; let Inst{27-26} = 0b00; } class AI1x2 pattern> : I; // addrmode2 loads and stores class AI2 pattern> : I { let Inst{27-26} = 0b01; } // loads class AI2ldw pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AXI2ldw pattern> : XI { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AI2ldb pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AXI2ldb pattern> : XI { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } // stores class AI2stw pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AXI2stw pattern> : XI { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AI2stb pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AXI2stb pattern> : XI { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } // Pre-indexed loads class AI2ldwpr pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AI2ldbpr pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } // Pre-indexed stores class AI2stwpr pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{22} = 0; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } class AI2stbpr pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{22} = 1; // B bit let Inst{24} = 1; // P bit let Inst{27-26} = 0b01; } // Post-indexed loads class AI2ldwpo pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = 0b01; } class AI2ldbpo pattern> : I { let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = 0b01; } // Post-indexed stores class AI2stwpo pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 0; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = 0b01; } class AI2stbpo pattern> : I { let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{22} = 1; // B bit let Inst{24} = 0; // P bit let Inst{27-26} = 0b01; } // addrmode3 instructions class AI3 pattern> : I; class AXI3 pattern> : XI; // loads class AI3ldh pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AXI3ldh pattern> : XI { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3ldsh pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AXI3ldsh pattern> : XI { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3ldsb pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AXI3ldsb pattern> : XI { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3ldd pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } // stores class AI3sth pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AXI3sth pattern> : XI { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit } class AI3std pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } // Pre-indexed loads class AI3ldhpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AI3ldshpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AI3ldsbpr pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AI3lddpr pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } // Pre-indexed stores class AI3sthpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } class AI3stdpr pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 1; // W bit let Inst{24} = 1; // P bit let Inst{27-25} = 0b000; } // Post-indexed loads class AI3ldhpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 0; // P bit let Inst{27-25} = 0b000; } class AI3ldshpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 0; // P bit let Inst{27-25} = 0b000; } class AI3ldsbpo pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 1; // L bit let Inst{21} = 0; // W bit let Inst{24} = 0; // P bit let Inst{27-25} = 0b000; } class AI3lddpo pattern> : I { let Inst{4} = 1; let Inst{5} = 0; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 0; // P bit let Inst{27-25} = 0b000; } // Post-indexed stores class AI3sthpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 0; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 0; // P bit let Inst{27-25} = 0b000; } class AI3stdpo pattern> : I { let Inst{4} = 1; let Inst{5} = 1; // H bit let Inst{6} = 1; // S bit let Inst{7} = 1; let Inst{20} = 0; // L bit let Inst{21} = 0; // W bit let Inst{24} = 0; // P bit let Inst{27-25} = 0b000; } // addrmode4 instructions class AXI4ld pattern> : XI { let Inst{20} = 1; // L bit let Inst{22} = 0; // S bit let Inst{27-25} = 0b100; } class AXI4st pattern> : XI { let Inst{20} = 0; // L bit let Inst{22} = 0; // S bit let Inst{27-25} = 0b100; } // Unsigned multiply, multiply-accumulate instructions. class AMul1I opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{7-4} = 0b1001; let Inst{20} = 0; // S bit let Inst{27-21} = opcod; } class AsMul1I opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : sI { let Inst{7-4} = 0b1001; let Inst{27-21} = opcod; } // Most significant word multiply class AMul2I opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{7-4} = 0b1001; let Inst{20} = 1; let Inst{27-21} = opcod; } // SMUL / SMULW / SMLA / SMLAW class AMulxyI opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{4} = 0; let Inst{7} = 1; let Inst{20} = 0; let Inst{27-21} = opcod; } // Extend instructions. class AExtI opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { // All AExtI instructions have Rd and Rm register operands. bits<4> Rd; bits<4> Rm; let Inst{15-12} = Rd; let Inst{3-0} = Rm; let Inst{7-4} = 0b0111; let Inst{9-8} = 0b00; let Inst{27-20} = opcod; } // Misc Arithmetic instructions. class AMiscA1I opcod, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : I { let Inst{27-20} = opcod; } //===----------------------------------------------------------------------===// // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. class ARMPat : Pat { list Predicates = [IsARM]; } class ARMV5TEPat : Pat { list Predicates = [IsARM, HasV5TE]; } class ARMV6Pat : Pat { list Predicates = [IsARM, HasV6]; } //===----------------------------------------------------------------------===// // // Thumb Instruction Format Definitions. // // TI - Thumb instruction. class ThumbI pattern> : InstThumb { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb]; } class TI pattern> : ThumbI; // Two-address instructions class TIt pattern> : ThumbI; // tBL, tBX 32-bit instructions class TIx2 opcod1, bits<2> opcod2, bit opcod3, dag oops, dag iops, InstrItinClass itin, string asm, list pattern> : ThumbI, Encoding { let Inst{31-27} = opcod1; let Inst{15-14} = opcod2; let Inst{12} = opcod3; } // BR_JT instructions class TJTI pattern> : ThumbI; // Thumb1 only class Thumb1I pattern> : InstThumb { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb1Only]; } class T1I pattern> : Thumb1I; class T1Ix2 pattern> : Thumb1I; class T1JTI pattern> : Thumb1I; // Two-address instructions class T1It pattern> : Thumb1I; // Thumb1 instruction that can either be predicated or set CPSR. class Thumb1sI pattern> : InstThumb { let OutOperandList = !con(oops, (outs s_cc_out:$s)); let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${s}${p}", asm); let Pattern = pattern; list Predicates = [IsThumb1Only]; } class T1sI pattern> : Thumb1sI; // Two-address instructions class T1sIt pattern> : Thumb1sI; // Thumb1 instruction that can be predicated. class Thumb1pI pattern> : InstThumb { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", asm); let Pattern = pattern; list Predicates = [IsThumb1Only]; } class T1pI pattern> : Thumb1pI; // Two-address instructions class T1pIt pattern> : Thumb1pI; class T1pI1 pattern> : Thumb1pI; class T1pI2 pattern> : Thumb1pI; class T1pI4 pattern> : Thumb1pI; class T1pIs pattern> : Thumb1pI; class Encoding16 : Encoding { let Inst{31-16} = 0x0000; } // A6.2 16-bit Thumb instruction encoding class T1Encoding opcode> : Encoding16 { let Inst{15-10} = opcode; } // A6.2.1 Shift (immediate), add, subtract, move, and compare encoding. class T1General opcode> : Encoding16 { let Inst{15-14} = 0b00; let Inst{13-9} = opcode; } // A6.2.2 Data-processing encoding. class T1DataProcessing opcode> : Encoding16 { let Inst{15-10} = 0b010000; let Inst{9-6} = opcode; } // A6.2.3 Special data instructions and branch and exchange encoding. class T1Special opcode> : Encoding16 { let Inst{15-10} = 0b010001; let Inst{9-6} = opcode; } // A6.2.4 Load/store single data item encoding. class T1LoadStore opA, bits<3> opB> : Encoding16 { let Inst{15-12} = opA; let Inst{11-9} = opB; } class T1LdSt opB> : T1LoadStore<0b0101, opB>; class T1LdSt4Imm opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes class T1LdSt1Imm opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte class T1LdSt2Imm opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes class T1LdStSP opB> : T1LoadStore<0b1001, opB>; // SP relative // A6.2.5 Miscellaneous 16-bit instructions encoding. class T1Misc opcode> : Encoding16 { let Inst{15-12} = 0b1011; let Inst{11-5} = opcode; } // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. class Thumb2I pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", asm); let Pattern = pattern; list Predicates = [IsThumb2]; } // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an // input operand since by default it's a zero register. It will become an // implicit def once it's "flipped". // // FIXME: This uses unified syntax so {s} comes before {p}. We should make it // more consistent. class Thumb2sI pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); let AsmString = !strconcat(opc, "${s}${p}", asm); let Pattern = pattern; list Predicates = [IsThumb2]; } // Special cases class Thumb2XI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb2]; } class ThumbXI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [IsThumb1Only]; } class T2I pattern> : Thumb2I; class T2Ii12 pattern> : Thumb2I; class T2Ii8 pattern> : Thumb2I; class T2Iso pattern> : Thumb2I; class T2Ipc pattern> : Thumb2I; class T2Ii8s4 pattern> : Thumb2I { let Inst{31-27} = 0b11101; let Inst{26-25} = 0b00; let Inst{24} = P; let Inst{23} = ?; // The U bit. let Inst{22} = 1; let Inst{21} = W; let Inst{20} = load; } class T2sI pattern> : Thumb2sI; class T2XI pattern> : Thumb2XI; class T2JTI pattern> : Thumb2XI; class T2Ix2 pattern> : Thumb2I; // Two-address instructions class T2XIt pattern> : Thumb2XI; // T2Iidxldst - Thumb2 indexed load / store instructions. class T2Iidxldst opcod, bit load, bit pre, dag oops, dag iops, AddrMode am, IndexMode im, InstrItinClass itin, string opc, string asm, string cstr, list pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", asm); let Pattern = pattern; list Predicates = [IsThumb2]; let Inst{31-27} = 0b11111; let Inst{26-25} = 0b00; let Inst{24} = signed; let Inst{23} = 0; let Inst{22-21} = opcod; let Inst{20} = load; let Inst{11} = 1; // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed let Inst{10} = pre; // The P bit. let Inst{8} = 1; // The W bit. } // Helper class for disassembly only // A6.3.16 & A6.3.17 // T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions. class T2I_mac op22_20, bits<4> op7_4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : T2I { let Inst{31-27} = 0b11111; let Inst{26-24} = 0b011; let Inst{23} = long; let Inst{22-20} = op22_20; let Inst{7-4} = op7_4; } // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. class Tv5Pat : Pat { list Predicates = [IsThumb1Only, HasV5T]; } // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. class T1Pat : Pat { list Predicates = [IsThumb1Only]; } // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. class T2Pat : Pat { list Predicates = [IsThumb2]; } //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // ARM VFP Instruction templates. // // Almost all VFP instructions are predicable. class VFPI pattern> : InstARM { bits<4> p; let Inst{31-28} = p; let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", asm); let Pattern = pattern; list Predicates = [HasVFP2]; } // Special cases class VFPXI pattern> : InstARM { let OutOperandList = oops; let InOperandList = iops; let AsmString = asm; let Pattern = pattern; list Predicates = [HasVFP2]; } class VFPAI pattern> : VFPI; // ARM VFP addrmode5 loads and stores class ADI5 opcod1, bits<2> opcod2, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPI { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-24} = opcod1; let Inst{21-20} = opcod2; let Inst{11-9} = 0b101; let Inst{8} = 1; // Double precision // 64-bit loads & stores operate on both NEON and VFP pipelines. let D = VFPNeonDomain; } class ASI5 opcod1, bits<2> opcod2, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPI { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-24} = opcod1; let Inst{21-20} = opcod2; let Inst{11-9} = 0b101; let Inst{8} = 0; // Single precision } // VFP Load / store multiple pseudo instructions. class PseudoVFPLdStM pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let Pattern = pattern; list Predicates = [HasVFP2]; } // Load / store multiple class AXDI4 pattern> : VFPXI { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-25} = 0b110; let Inst{11-9} = 0b101; let Inst{8} = 1; // Double precision // 64-bit loads & stores operate on both NEON and VFP pipelines. let D = VFPNeonDomain; } class AXSI4 pattern> : VFPXI { // TODO: Mark the instructions with the appropriate subtarget info. let Inst{27-25} = 0b110; let Inst{11-9} = 0b101; let Inst{8} = 0; // Single precision } // Double precision, unary class ADuI opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-23} = opcod1; let Inst{21-20} = opcod2; let Inst{19-16} = opcod3; let Inst{11-9} = 0b101; let Inst{8} = 1; // Double precision let Inst{7-6} = opcod4; let Inst{4} = opcod5; } // Double precision, binary class ADbI opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-23} = opcod1; let Inst{21-20} = opcod2; let Inst{11-9} = 0b101; let Inst{8} = 1; // Double precision let Inst{6} = op6; let Inst{4} = op4; } // Double precision, binary, VML[AS] (for additional predicate) class ADbI_vmlX opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-23} = opcod1; let Inst{21-20} = opcod2; let Inst{11-9} = 0b101; let Inst{8} = 1; // Double precision let Inst{6} = op6; let Inst{4} = op4; list Predicates = [HasVFP2, UseVMLx]; } // Single precision, unary class ASuI opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-23} = opcod1; let Inst{21-20} = opcod2; let Inst{19-16} = opcod3; let Inst{11-9} = 0b101; let Inst{8} = 0; // Single precision let Inst{7-6} = opcod4; let Inst{4} = opcod5; } // Single precision unary, if no NEON // Same as ASuI except not available if NEON is enabled class ASuIn opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : ASuI { list Predicates = [HasVFP2,DontUseNEONForFP]; } // Single precision, binary class ASbI opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-23} = opcod1; let Inst{21-20} = opcod2; let Inst{11-9} = 0b101; let Inst{8} = 0; // Single precision let Inst{6} = op6; let Inst{4} = op4; } // Single precision binary, if no NEON // Same as ASbI except not available if NEON is enabled class ASbIn opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : ASbI { list Predicates = [HasVFP2,DontUseNEONForFP]; } // VFP conversion instructions class AVConv1I opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-23} = opcod1; let Inst{21-20} = opcod2; let Inst{19-16} = opcod3; let Inst{11-8} = opcod4; let Inst{6} = 1; let Inst{4} = 0; } // VFP conversion between floating-point and fixed-point class AVConv1XI op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : AVConv1I { // size (fixed-point number): sx == 0 ? 16 : 32 let Inst{7} = op5; // sx } // VFP conversion instructions, if no NEON class AVConv1In opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : AVConv1I { list Predicates = [HasVFP2,DontUseNEONForFP]; } class AVConvXI opcod1, bits<4> opcod2, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string asm, list pattern> : VFPAI { let Inst{27-20} = opcod1; let Inst{11-8} = opcod2; let Inst{4} = 1; } class AVConv2I opcod1, bits<4> opcod2, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : AVConvXI; class AVConv3I opcod1, bits<4> opcod2, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : AVConvXI; class AVConv4I opcod1, bits<4> opcod2, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : AVConvXI; class AVConv5I opcod1, bits<4> opcod2, dag oops, dag iops, InstrItinClass itin, string opc, string asm, list pattern> : AVConvXI; //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // ARM NEON Instruction templates. // class NeonI pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); let Pattern = pattern; list Predicates = [HasNEON]; } // Same as NeonI except it does not have a "data type" specifier. class NeonXI pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", "\t", asm); let Pattern = pattern; list Predicates = [HasNEON]; } class NLdSt op21_20, bits<4> op11_8, bits<4> op7_4, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, string cstr, list pattern> : NeonI { let Inst{31-24} = 0b11110100; let Inst{23} = op23; let Inst{21-20} = op21_20; let Inst{11-8} = op11_8; let Inst{7-4} = op7_4; } class PseudoNLdSt : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); list Predicates = [HasNEON]; } class PseudoNeonI pattern> : InstARM { let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let Pattern = pattern; list Predicates = [HasNEON]; } class NDataI pattern> : NeonI { let Inst{31-25} = 0b1111001; } class NDataXI pattern> : NeonXI { let Inst{31-25} = 0b1111001; } // NEON "one register and a modified immediate" format. class N1ModImm op21_19, bits<4> op11_8, bit op7, bit op6, bit op5, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, string cstr, list pattern> : NDataI { let Inst{23} = op23; let Inst{21-19} = op21_19; let Inst{11-8} = op11_8; let Inst{7} = op7; let Inst{6} = op6; let Inst{5} = op5; let Inst{4} = op4; } // NEON 2 vector register format. class N2V op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, string cstr, list pattern> : NDataI { let Inst{24-23} = op24_23; let Inst{21-20} = op21_20; let Inst{19-18} = op19_18; let Inst{17-16} = op17_16; let Inst{11-7} = op11_7; let Inst{6} = op6; let Inst{4} = op4; } // Same as N2V except it doesn't have a datatype suffix. class N2VX op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, dag oops, dag iops, InstrItinClass itin, string opc, string asm, string cstr, list pattern> : NDataXI { let Inst{24-23} = op24_23; let Inst{21-20} = op21_20; let Inst{19-18} = op19_18; let Inst{17-16} = op17_16; let Inst{11-7} = op11_7; let Inst{6} = op6; let Inst{4} = op4; } // NEON 2 vector register with immediate. class N2VImm op11_8, bit op7, bit op6, bit op4, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string dt, string asm, string cstr, list pattern> : NDataI { let Inst{24} = op24; let Inst{23} = op23; let Inst{11-8} = op11_8; let Inst{7} = op7; let Inst{6} = op6; let Inst{4} = op4; } // NEON 3 vector register format. class N3V op21_20, bits<4> op11_8, bit op6, bit op4, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string dt, string asm, string cstr, list pattern> : NDataI { let Inst{24} = op24; let Inst{23} = op23; let Inst{21-20} = op21_20; let Inst{11-8} = op11_8; let Inst{6} = op6; let Inst{4} = op4; } // Same as N3V except it doesn't have a data type suffix. class N3VX op21_20, bits<4> op11_8, bit op6, bit op4, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string asm, string cstr, list pattern> : NDataXI { let Inst{24} = op24; let Inst{23} = op23; let Inst{21-20} = op21_20; let Inst{11-8} = op11_8; let Inst{6} = op6; let Inst{4} = op4; } // NEON VMOVs between scalar and core registers. class NVLaneOp opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, Format f, InstrItinClass itin, string opc, string dt, string asm, list pattern> : InstARM { let Inst{27-20} = opcod1; let Inst{11-8} = opcod2; let Inst{6-5} = opcod3; let Inst{4} = 1; let OutOperandList = oops; let InOperandList = !con(iops, (ins pred:$p)); let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); let Pattern = pattern; list Predicates = [HasNEON]; } class NVGetLane opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, list pattern> : NVLaneOp; class NVSetLane opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, list pattern> : NVLaneOp; class NVDup opcod1, bits<4> opcod2, bits<2> opcod3, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, list pattern> : NVLaneOp; // Vector Duplicate Lane (from scalar to all elements) class NVDupLane op19_16, bit op6, dag oops, dag iops, InstrItinClass itin, string opc, string dt, string asm, list pattern> : NDataI { let Inst{24-23} = 0b11; let Inst{21-20} = 0b11; let Inst{19-16} = op19_16; let Inst{11-7} = 0b11000; let Inst{6} = op6; let Inst{4} = 0; } // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON // for single-precision FP. class NEONFPPat : Pat { list Predicates = [HasNEON,UseNEONForFP]; }