summaryrefslogtreecommitdiffstats
path: root/lib_ppc/cache.c
blob: 27e1a823c6175eb6fe45feef1e0c3736da23a6e6 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
/*
 * (C) Copyright 2002
 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation; either version 2 of
 * the License, or (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <common.h>
#include <asm/cache.h>

void flush_cache (ulong start_addr, ulong size)
{
#ifndef CONFIG_5xx
	ulong addr, end_addr = start_addr + size;

	if (CFG_CACHELINE_SIZE) {
		addr = start_addr & (CFG_CACHELINE_SIZE - 1);
		for (addr = start_addr;
		     addr < end_addr;
		     addr += CFG_CACHELINE_SIZE) {
			asm ("dcbst 0,%0": :"r" (addr));
		}
		asm ("sync");	/* Wait for all dcbst to complete on bus */

		for (addr = start_addr;
		     addr < end_addr;
		     addr += CFG_CACHELINE_SIZE) {
			asm ("icbi 0,%0": :"r" (addr));
		}
	}
	asm ("sync");		/* Always flush prefetch queue in any case */
	asm ("isync");
#endif
}