aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorEvan Cheng <evan.cheng@apple.com>2010-02-12 22:17:21 +0000
committerEvan Cheng <evan.cheng@apple.com>2010-02-12 22:17:21 +0000
commit61a8b753dabcf5b92517474a8cc0349ee4d82e24 (patch)
treea983400715caf051a765bbb927dc1c272bc412db
parent9be23658e4503b53915ba2037580ef38220521e3 (diff)
downloadexternal_llvm-61a8b753dabcf5b92517474a8cc0349ee4d82e24.zip
external_llvm-61a8b753dabcf5b92517474a8cc0349ee4d82e24.tar.gz
external_llvm-61a8b753dabcf5b92517474a8cc0349ee4d82e24.tar.bz2
Load / store multiple instructions cannot load / store sp. Sorry, can't come up with a reasonable test case.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@96023 91177308-0d34-0410-b5e6-96231b3b80d8
-rw-r--r--lib/Target/ARM/ARMLoadStoreOptimizer.cpp3
1 files changed, 2 insertions, 1 deletions
diff --git a/lib/Target/ARM/ARMLoadStoreOptimizer.cpp b/lib/Target/ARM/ARMLoadStoreOptimizer.cpp
index b78b95b..4e2d181 100644
--- a/lib/Target/ARM/ARMLoadStoreOptimizer.cpp
+++ b/lib/Target/ARM/ARMLoadStoreOptimizer.cpp
@@ -350,7 +350,8 @@ ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
: ARMRegisterInfo::getRegisterNumbering(Reg);
// AM4 - register numbers in ascending order.
// AM5 - consecutive register numbers in ascending order.
- if (NewOffset == Offset + (int)Size &&
+ if (Reg != ARM::SP &&
+ NewOffset == Offset + (int)Size &&
((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
Offset += Size;
PRegNum = RegNum;