diff options
author | Evan Cheng <evan.cheng@apple.com> | 2009-09-09 01:38:23 +0000 |
---|---|---|
committer | Evan Cheng <evan.cheng@apple.com> | 2009-09-09 01:38:23 +0000 |
commit | 7b3c2ad4b0e7825170e90aadb07fe99408d4046b (patch) | |
tree | 997299f133f17f3a74707c477e865580aa6d03c8 /lib/Target/ARM | |
parent | 89e53b29fc360d43953ac7df1fbded8e33ed9956 (diff) | |
download | external_llvm-7b3c2ad4b0e7825170e90aadb07fe99408d4046b.zip external_llvm-7b3c2ad4b0e7825170e90aadb07fe99408d4046b.tar.gz external_llvm-7b3c2ad4b0e7825170e90aadb07fe99408d4046b.tar.bz2 |
Remove comments which don't add much to .s readibility.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@81306 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/ARM')
-rw-r--r-- | lib/Target/ARM/ARMInstrThumb.td | 10 |
1 files changed, 5 insertions, 5 deletions
diff --git a/lib/Target/ARM/ARMInstrThumb.td b/lib/Target/ARM/ARMInstrThumb.td index e94f5a9..4784fae 100644 --- a/lib/Target/ARM/ARMInstrThumb.td +++ b/lib/Target/ARM/ARMInstrThumb.td @@ -139,7 +139,7 @@ def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), IIC_iALUi, // ADD rd, sp, #imm8 def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), IIC_iALUi, - "add $dst, $sp, $rhs * 4 @ addrspi", []>; + "add $dst, $sp, $rhs * 4", []>; // ADD sp, sp, #imm7 def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), IIC_iALUi, @@ -395,7 +395,7 @@ def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, let neverHasSideEffects = 1 in def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, - "add", " $dst, $rhs @ addhirr", []>; + "add", " $dst, $rhs", []>; // And register let isCommutable = 1 in @@ -499,11 +499,11 @@ def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, // FIXME: Make these predicable. def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr, - "mov $dst, $src\t@ hir2lor", []>; + "mov $dst, $src", []>; def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr, - "mov $dst, $src\t@ lor2hir", []>; + "mov $dst, $src", []>; def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, - "mov $dst, $src\t@ hir2hir", []>; + "mov $dst, $src", []>; } // neverHasSideEffects // multiply register |