diff options
author | Anton Korobeynikov <asl@math.spbu.ru> | 2009-05-03 15:50:18 +0000 |
---|---|---|
committer | Anton Korobeynikov <asl@math.spbu.ru> | 2009-05-03 15:50:18 +0000 |
commit | 3f83f91b9a561b193613e5295e5094a50548325f (patch) | |
tree | 10c95c1cfec54540d6a18a8cda12786c0025f9c4 /lib/Target/MSP430 | |
parent | 5f018aae905a7f45abad19e1c19874633a608dcd (diff) | |
download | external_llvm-3f83f91b9a561b193613e5295e5094a50548325f.zip external_llvm-3f83f91b9a561b193613e5295e5094a50548325f.tar.gz external_llvm-3f83f91b9a561b193613e5295e5094a50548325f.tar.bz2 |
Handle implicit zext in a better way. Shamelessly stolen from x86 backend.
Thanks for Dan Gohman for suggestion!
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@70782 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/MSP430')
-rw-r--r-- | lib/Target/MSP430/MSP430InstrInfo.td | 16 |
1 files changed, 16 insertions, 0 deletions
diff --git a/lib/Target/MSP430/MSP430InstrInfo.td b/lib/Target/MSP430/MSP430InstrInfo.td index a7d9e79..021e8bb 100644 --- a/lib/Target/MSP430/MSP430InstrInfo.td +++ b/lib/Target/MSP430/MSP430InstrInfo.td @@ -209,6 +209,22 @@ def MOVZX16rm8 : Pseudo<(outs GR16:$dst), (ins memsrc:$src), "mov.b\t{$src, $dst}", [(set GR16:$dst, (zextloadi16i8 addr:$src))]>; +// Any instruction that defines a 8-bit result leaves the high half of the +// register. Truncate can be lowered to EXTRACT_SUBREG, and CopyFromReg may +// be copying from a truncate, but any other 8-bit operation will zero-extend +// up to 16 bits. +def def8 : PatLeaf<(i8 GR8:$src), [{ + return N->getOpcode() != ISD::TRUNCATE && + N->getOpcode() != TargetInstrInfo::EXTRACT_SUBREG && + N->getOpcode() != ISD::CopyFromReg; +}]>; + +// In the case of a 8-bit def that is known to implicitly zero-extend, +// we can use a SUBREG_TO_REG. +def : Pat<(i16 (zext def8:$src)), + (SUBREG_TO_REG (i16 0), GR8:$src, subreg_8bit)>; + + def MOV8mi : Pseudo<(outs), (ins memdst:$dst, i8imm:$src), "mov.b\t{$src, $dst}", [(store (i8 imm:$src), addr:$dst)]>; |