diff options
| author | Hal Finkel <hfinkel@anl.gov> | 2013-04-18 22:15:08 +0000 |
|---|---|---|
| committer | Hal Finkel <hfinkel@anl.gov> | 2013-04-18 22:15:08 +0000 |
| commit | 860c08cad5b7c1359123bb2b0e74df4b6e48a15c (patch) | |
| tree | a83b097b231bcf4ab36f0456adefa42b8f5de8fe /lib/Target/PowerPC/PPCRelocations.h | |
| parent | a88a016f2d99488f2eff0eb6be256f2f43602afa (diff) | |
| download | external_llvm-860c08cad5b7c1359123bb2b0e74df4b6e48a15c.zip external_llvm-860c08cad5b7c1359123bb2b0e74df4b6e48a15c.tar.gz external_llvm-860c08cad5b7c1359123bb2b0e74df4b6e48a15c.tar.bz2 | |
Implement optimizeCompareInstr for PPC
Many PPC instructions have a so-called 'record form' which stores to a specific
condition register the result of comparing the result of the instruction with
zero (always as a signed comparison). For integer operations on PPC64, this is
always a 64-bit comparison.
This implementation is derived from the implementation in the ARM backend;
there are some differences because PPC condition registers are allocatable
virtual registers (although the record forms always use a specific one), and we
look for a matching subtraction instruction after the compare (but before the
first use) in addition to before it.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@179802 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'lib/Target/PowerPC/PPCRelocations.h')
0 files changed, 0 insertions, 0 deletions
