diff options
| author | Scott Michel <scottm@aero.org> | 2007-12-19 21:17:42 +0000 | 
|---|---|---|
| committer | Scott Michel <scottm@aero.org> | 2007-12-19 21:17:42 +0000 | 
| commit | 4c07cbdc7fb6399e65db1168148a9d78d7107653 (patch) | |
| tree | 900490b80894884260f6405a0e52fa5b08bd2031 /test/CodeGen/CellSPU | |
| parent | 2937e3586b67478127d9015f648efdcd3dbd6ff9 (diff) | |
| download | external_llvm-4c07cbdc7fb6399e65db1168148a9d78d7107653.zip external_llvm-4c07cbdc7fb6399e65db1168148a9d78d7107653.tar.gz external_llvm-4c07cbdc7fb6399e65db1168148a9d78d7107653.tar.bz2 | |
CellSPU testcase, extract_elt.ll: extract vector element.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@45219 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'test/CodeGen/CellSPU')
| -rw-r--r-- | test/CodeGen/CellSPU/extract_elt.ll | 175 | 
1 files changed, 175 insertions, 0 deletions
| diff --git a/test/CodeGen/CellSPU/extract_elt.ll b/test/CodeGen/CellSPU/extract_elt.ll new file mode 100644 index 0000000..ab485a8 --- /dev/null +++ b/test/CodeGen/CellSPU/extract_elt.ll @@ -0,0 +1,175 @@ +; RUN: llvm-as -o - %s | llc -march=cellspu > %t1.s +; RUN: llvm-as -o - %s | llc -march=cellspu -mattr=large_mem > %t2.s +; RUN: grep shufb %t1.s | count 27 && +; RUN: grep   lqa %t1.s | count 27 && +; RUN: grep   lqx %t2.s | count 27 && +; RUN: grep space %t1.s | count 8 && +; RUN: grep  byte %t1.s | count 424 + +define i32 @i32_extract_0(<4 x i32> %v) { +entry: +  %a = extractelement <4 x i32> %v, i32 0 +  ret i32 %a +} + +define i32 @i32_extract_1(<4 x i32> %v) { +entry: +  %a = extractelement <4 x i32> %v, i32 1 +  ret i32 %a +} + +define i32 @i32_extract_2(<4 x i32> %v) { +entry: +  %a = extractelement <4 x i32> %v, i32 2 +  ret i32 %a +} + +define i32 @i32_extract_3(<4 x i32> %v) { +entry: +  %a = extractelement <4 x i32> %v, i32 3 +  ret i32 %a +} + +define i16 @i16_extract_0(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 0 +  ret i16 %a +} + +define i16 @i16_extract_1(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 1 +  ret i16 %a +} + +define i16 @i16_extract_2(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 2 +  ret i16 %a +} + +define i16 @i16_extract_3(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 3 +  ret i16 %a +} + +define i16 @i16_extract_4(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 4 +  ret i16 %a +} + +define i16 @i16_extract_5(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 5 +  ret i16 %a +} + +define i16 @i16_extract_6(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 6 +  ret i16 %a +} + +define i16 @i16_extract_7(<8 x i16> %v) { +entry: +  %a = extractelement <8 x i16> %v, i32 7 +  ret i16 %a +} + +define i8 @i8_extract_0(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 0 +  ret i8 %a +} + +define i8 @i8_extract_1(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 1 +  ret i8 %a +} + +define i8 @i8_extract_2(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 2 +  ret i8 %a +} + +define i8 @i8_extract_3(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 3 +  ret i8 %a +} + +define i8 @i8_extract_4(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 4 +  ret i8 %a +} + +define i8 @i8_extract_5(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 5 +  ret i8 %a +} + +define i8 @i8_extract_6(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 6 +  ret i8 %a +} + +define i8 @i8_extract_7(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 7 +  ret i8 %a +} + +define i8 @i8_extract_8(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 8 +  ret i8 %a +} + +define i8 @i8_extract_9(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 9 +  ret i8 %a +} + +define i8 @i8_extract_10(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 10 +  ret i8 %a +} + +define i8 @i8_extract_11(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 11 +  ret i8 %a +} + +define i8 @i8_extract_12(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 12 +  ret i8 %a +} + +define i8 @i8_extract_13(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 13 +  ret i8 %a +} + +define i8 @i8_extract_14(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 14 +  ret i8 %a +} + +define i8 @i8_extract_15(<16 x i8> %v) { +entry: +  %a = extractelement <16 x i8> %v, i32 15 +  ret i8 %a +} | 
