diff options
author | Bill Schmidt <wschmidt@linux.vnet.ibm.com> | 2013-05-08 17:22:33 +0000 |
---|---|---|
committer | Bill Schmidt <wschmidt@linux.vnet.ibm.com> | 2013-05-08 17:22:33 +0000 |
commit | a7f2ce85e5bd8d2826537f50ac510ef9fbe83792 (patch) | |
tree | 5987eead950d1bca4724d36e14f62f2f1874f4aa /test | |
parent | 44b6b530e94d5b05e1b2ddbb174c477b0ce56638 (diff) | |
download | external_llvm-a7f2ce85e5bd8d2826537f50ac510ef9fbe83792.zip external_llvm-a7f2ce85e5bd8d2826537f50ac510ef9fbe83792.tar.gz external_llvm-a7f2ce85e5bd8d2826537f50ac510ef9fbe83792.tar.bz2 |
Fix handling of anonymous aggregate parameters for powerpc*-apple-darwin8.
This fixes bug 15821 similarly to the powerpc64-linux fix for bug 14779.
Patch by David Fang.
git-svn-id: https://llvm.org/svn/llvm-project/llvm/trunk@181449 91177308-0d34-0410-b5e6-96231b3b80d8
Diffstat (limited to 'test')
-rw-r--r-- | test/CodeGen/PowerPC/anon_aggr.ll | 90 |
1 files changed, 90 insertions, 0 deletions
diff --git a/test/CodeGen/PowerPC/anon_aggr.ll b/test/CodeGen/PowerPC/anon_aggr.ll index 52587e2..78c0911 100644 --- a/test/CodeGen/PowerPC/anon_aggr.ll +++ b/test/CodeGen/PowerPC/anon_aggr.ll @@ -1,6 +1,9 @@ ; RUN: llc -O0 -mcpu=pwr7 -mtriple=powerpc64-unknown-linux-gnu < %s | FileCheck %s +; RUN: llc -O0 -mcpu=g4 -mtriple=powerpc-apple-darwin8 < %s | FileCheck -check-prefix=DARWIN32 %s +; RUN: llc -O0 -mcpu=ppc970 -mtriple=powerpc64-apple-darwin8 < %s | FileCheck -check-prefix=DARWIN64 %s ; Test case for PR 14779: anonymous aggregates are not handled correctly. +; Darwin bug report PR 15821 is similar. ; The bug is triggered by passing a byval structure after an anonymous ; aggregate. @@ -24,6 +27,26 @@ unequal: ; CHECK: ld 3, -[[OFFSET1]](1) ; CHECK: ld 3, -[[OFFSET2]](1) +; DARWIN32: _func1: +; DARWIN32: mr +; DARWIN32: mr r[[REG1:[0-9]+]], r[[REGA:[0-9]+]] +; DARWIN32: mr r[[REG2:[0-9]+]], r[[REGB:[0-9]+]] +; DARWIN32: cmplw cr{{[0-9]+}}, r[[REGA]], r[[REGB]] +; DARWIN32: stw r[[REG1]], -[[OFFSET1:[0-9]+]] +; DARWIN32: stw r[[REG2]], -[[OFFSET2:[0-9]+]] +; DARWIN32: lwz r3, -[[OFFSET1]] +; DARWIN32: lwz r3, -[[OFFSET2]] + +; DARWIN64: _func1: +; DARWIN64: mr +; DARWIN64: mr r[[REG1:[0-9]+]], r[[REGA:[0-9]+]] +; DARWIN64: mr r[[REG2:[0-9]+]], r[[REGB:[0-9]+]] +; DARWIN64: cmpld cr{{[0-9]+}}, r[[REGA]], r[[REGB]] +; DARWIN64: std r[[REG1]], -[[OFFSET1:[0-9]+]] +; DARWIN64: std r[[REG2]], -[[OFFSET2:[0-9]+]] +; DARWIN64: ld r3, -[[OFFSET1]] +; DARWIN64: ld r3, -[[OFFSET2]] + define i8* @func2({ i64, i8* } %array1, %tarray* byval %array2) { entry: @@ -47,6 +70,29 @@ unequal: ; CHECK: ld 3, -[[OFFSET2]](1) ; CHECK: ld 3, -[[OFFSET1]](1) +; DARWIN32: _func2: +; DARWIN32: addi r[[REG1:[0-9]+]], r[[REGSP:[0-9]+]], 36 +; DARWIN32: lwz r[[REG2:[0-9]+]], 44(r[[REGSP]]) +; DARWIN32: mr +; DARWIN32: mr r[[REG3:[0-9]+]], r[[REGA:[0-9]+]] +; DARWIN32: cmplw cr{{[0-9]+}}, r[[REGA]], r[[REG2]] +; DARWIN32: stw r[[REG3]], -[[OFFSET1:[0-9]+]] +; DARWIN32: stw r[[REG2]], -[[OFFSET2:[0-9]+]] +; DARWIN32: lwz r3, -[[OFFSET1]] +; DARWIN32: lwz r3, -[[OFFSET2]] + +; DARWIN64: _func2: +; DARWIN64: addi r[[REG1:[0-9]+]], r1, 64 +; DARWIN64: ld r[[REG2:[0-9]+]], 8(r[[REG1]]) +; DARWIN64: mr +; DARWIN64: mr r[[REG3:[0-9]+]], r[[REGA:[0-9]+]] +; DARWIN64: cmpld cr{{[0-9]+}}, r[[REGA]], r[[REG2]] +; DARWIN64: std r[[REG3]], -[[OFFSET1:[0-9]+]] +; DARWIN64: std r[[REG2]], -[[OFFSET2:[0-9]+]] +; DARWIN64: ld r3, -[[OFFSET1]] +; DARWIN64: ld r3, -[[OFFSET2]] + + define i8* @func3({ i64, i8* }* byval %array1, %tarray* byval %array2) { entry: %tmp1 = getelementptr inbounds { i64, i8* }* %array1, i32 0, i32 1 @@ -72,6 +118,29 @@ unequal: ; CHECK: ld 3, -[[OFFSET2]](1) ; CHECK: ld 3, -[[OFFSET1]](1) +; DARWIN32: _func3: +; DARWIN32: addi r[[REG1:[0-9]+]], r[[REGSP:[0-9]+]], 40 +; DARWIN32: addi r[[REG2:[0-9]+]], r[[REGSP]], 24 +; DARWIN32: lwz r[[REG3:[0-9]+]], 48(r[[REGSP]]) +; DARWIN32: lwz r[[REG4:[0-9]+]], 32(r[[REGSP]]) +; DARWIN32: cmplw cr{{[0-9]+}}, r[[REG4]], r[[REG3]] +; DARWIN32: stw r[[REG3]], -[[OFFSET1:[0-9]+]] +; DARWIN32: stw r[[REG4]], -[[OFFSET2:[0-9]+]] +; DARWIN32: lwz r3, -[[OFFSET2]] +; DARWIN32: lwz r3, -[[OFFSET1]] + +; DARWIN64: _func3: +; DARWIN64: addi r[[REG1:[0-9]+]], r1, 64 +; DARWIN64: addi r[[REG2:[0-9]+]], r1, 48 +; DARWIN64: ld r[[REG3:[0-9]+]], 8(r[[REG1]]) +; DARWIN64: ld r[[REG4:[0-9]+]], 8(r[[REG2]]) +; DARWIN64: cmpld cr{{[0-9]+}}, r[[REG4]], r[[REG3]] +; DARWIN64: std r[[REG3]], -[[OFFSET1:[0-9]+]] +; DARWIN64: std r[[REG4]], -[[OFFSET2:[0-9]+]] +; DARWIN64: ld r3, -[[OFFSET2]] +; DARWIN64: ld r3, -[[OFFSET1]] + + define i8* @func4(i64 %p1, i64 %p2, i64 %p3, i64 %p4, i64 %p5, i64 %p6, i64 %p7, i64 %p8, { i64, i8* } %array1, %tarray* byval %array2) { @@ -97,3 +166,24 @@ unequal: ; CHECK: ld 3, -[[OFFSET1]](1) ; CHECK: ld 3, -[[OFFSET2]](1) +; DARWIN32: _func4: +; DARWIN32: lwz r[[REG4:[0-9]+]], 96(r1) +; DARWIN32: addi r[[REG1:[0-9]+]], r1, 100 +; DARWIN32: lwz r[[REG3:[0-9]+]], 108(r1) +; DARWIN32: mr r[[REG2:[0-9]+]], r[[REG4]] +; DARWIN32: cmplw cr{{[0-9]+}}, r[[REG4]], r[[REG3]] +; DARWIN32: stw r[[REG4]], -[[OFFSET1:[0-9]+]] +; DARWIN32: stw r[[REG3]], -[[OFFSET2:[0-9]+]] +; DARWIN32: lwz r[[REG1]], -[[OFFSET1]] +; DARWIN32: lwz r[[REG1]], -[[OFFSET2]] + +; DARWIN64: _func4: +; DARWIN64: addi r[[REG1:[0-9]+]], r1, 128 +; DARWIN64: ld r[[REG2:[0-9]+]], 120(r1) +; DARWIN64: ld r[[REG3:[0-9]+]], 8(r[[REG1]]) +; DARWIN64: mr r[[REG4:[0-9]+]], r[[REG2]] +; DARWIN64: cmpld cr{{[0-9]+}}, r[[REG2]], r[[REG3]] +; DARWIN64: std r[[REG4]], -[[OFFSET1:[0-9]+]] +; DARWIN64: std r[[REG3]], -[[OFFSET2:[0-9]+]] +; DARWIN64: ld r3, -[[OFFSET1]] +; DARWIN64: ld r3, -[[OFFSET2]] |