diff options
Diffstat (limited to 'test/CodeGen/SystemZ/int-conv-03.ll')
-rw-r--r-- | test/CodeGen/SystemZ/int-conv-03.ll | 20 |
1 files changed, 10 insertions, 10 deletions
diff --git a/test/CodeGen/SystemZ/int-conv-03.ll b/test/CodeGen/SystemZ/int-conv-03.ll index e3a2cdd..cad9581 100644 --- a/test/CodeGen/SystemZ/int-conv-03.ll +++ b/test/CodeGen/SystemZ/int-conv-03.ll @@ -4,7 +4,7 @@ ; Test register extension, starting with an i32. define i64 @f1(i32 %a) { -; CHECK: f1: +; CHECK-LABEL: f1: ; CHECK: lgbr %r2, %r2 ; CHECK: br %r14 %byte = trunc i32 %a to i8 @@ -14,7 +14,7 @@ define i64 @f1(i32 %a) { ; ...and again with an i64. define i64 @f2(i64 %a) { -; CHECK: f2: +; CHECK-LABEL: f2: ; CHECK: lgbr %r2, %r2 ; CHECK: br %r14 %byte = trunc i64 %a to i8 @@ -24,7 +24,7 @@ define i64 @f2(i64 %a) { ; Check LGB with no displacement. define i64 @f3(i8 *%src) { -; CHECK: f3: +; CHECK-LABEL: f3: ; CHECK: lgb %r2, 0(%r2) ; CHECK: br %r14 %byte = load i8 *%src @@ -34,7 +34,7 @@ define i64 @f3(i8 *%src) { ; Check the high end of the LGB range. define i64 @f4(i8 *%src) { -; CHECK: f4: +; CHECK-LABEL: f4: ; CHECK: lgb %r2, 524287(%r2) ; CHECK: br %r14 %ptr = getelementptr i8 *%src, i64 524287 @@ -46,7 +46,7 @@ define i64 @f4(i8 *%src) { ; Check the next byte up, which needs separate address logic. ; Other sequences besides this one would be OK. define i64 @f5(i8 *%src) { -; CHECK: f5: +; CHECK-LABEL: f5: ; CHECK: agfi %r2, 524288 ; CHECK: lgb %r2, 0(%r2) ; CHECK: br %r14 @@ -58,7 +58,7 @@ define i64 @f5(i8 *%src) { ; Check the high end of the negative LGB range. define i64 @f6(i8 *%src) { -; CHECK: f6: +; CHECK-LABEL: f6: ; CHECK: lgb %r2, -1(%r2) ; CHECK: br %r14 %ptr = getelementptr i8 *%src, i64 -1 @@ -69,7 +69,7 @@ define i64 @f6(i8 *%src) { ; Check the low end of the LGB range. define i64 @f7(i8 *%src) { -; CHECK: f7: +; CHECK-LABEL: f7: ; CHECK: lgb %r2, -524288(%r2) ; CHECK: br %r14 %ptr = getelementptr i8 *%src, i64 -524288 @@ -81,7 +81,7 @@ define i64 @f7(i8 *%src) { ; Check the next byte down, which needs separate address logic. ; Other sequences besides this one would be OK. define i64 @f8(i8 *%src) { -; CHECK: f8: +; CHECK-LABEL: f8: ; CHECK: agfi %r2, -524289 ; CHECK: lgb %r2, 0(%r2) ; CHECK: br %r14 @@ -93,7 +93,7 @@ define i64 @f8(i8 *%src) { ; Check that LGB allows an index define i64 @f9(i64 %src, i64 %index) { -; CHECK: f9: +; CHECK-LABEL: f9: ; CHECK: lgb %r2, 524287(%r3,%r2) ; CHECK: br %r14 %add1 = add i64 %src, %index @@ -107,7 +107,7 @@ define i64 @f9(i64 %src, i64 %index) { ; Test a case where we spill the source of at least one LGBR. We want ; to use LGB if possible. define void @f10(i64 *%ptr) { -; CHECK: f10: +; CHECK-LABEL: f10: ; CHECK: lgb {{%r[0-9]+}}, 167(%r15) ; CHECK: br %r14 %val0 = load volatile i64 *%ptr |