aboutsummaryrefslogtreecommitdiffstats
path: root/lib/CodeGen/ScheduleDAGInstrs.cpp
Commit message (Expand)AuthorAgeFilesLines
* ScheduleDAGInstrs: When adding uses we add them into a set that's empty at th...Benjamin Kramer2012-03-161-2/+2
* misched: add DAG edges from vreg defs to ExitSU.Andrew Trick2012-03-161-1/+3
* misched: implemented a framework for top-down or bottom-up scheduling.Andrew Trick2012-03-141-4/+7
* misched interface: rename Begin/End to RegionBegin/RegionEnd since they are n...Andrew Trick2012-03-091-5/+5
* misched prep: Expose the ScheduleDAGInstrs interface so targets mayAndrew Trick2012-03-071-1/+1
* misched prep: Comment the ScheduleDAGInstrs interface.Andrew Trick2012-03-071-2/+3
* misched prep: Cleanup ScheduleDAGInstrs interface.Andrew Trick2012-03-071-2/+2
* misched prep: rename InsertPos to End.Andrew Trick2012-03-071-5/+5
* misched preparation: rename core scheduler methods for consistency.Andrew Trick2012-03-071-13/+13
* misched preparation: clarify ScheduleDAG and ScheduleDAGInstrs roles.Andrew Trick2012-03-071-20/+29
* misched preparation: modularize schedule emission.Andrew Trick2012-03-071-35/+0
* Cleanup in preparation for misched: Move DAG visualization logic.Andrew Trick2012-03-071-0/+6
* Use uint16_t to store register overlaps to reduce static data.Craig Topper2012-03-041-2/+2
* PostRA sched: speed up physreg tracking by not abusing SparseSet.Andrew Trick2012-02-241-15/+26
* misched: cleanup reaching def computationAndrew Trick2012-02-231-3/+5
* PostRASched: Convert physreg def/use tracking to Jakob's SparseSet.Andrew Trick2012-02-231-78/+86
* Don't compute latencies for regmask operands.Jakob Stoklund Olesen2012-02-221-1/+3
* misched: Use SparseSet for VRegDegs for constant time clear().Andrew Trick2012-02-221-13/+19
* Comment from code reviewAndrew Trick2012-02-221-0/+1
* misched: DAG builder should not track dependencies for SSA defs.Andrew Trick2012-02-221-1/+5
* Initialize SUnits before DAG building.Andrew Trick2012-02-221-61/+83
* Clear virtual registers after they are no longer referenced.Andrew Trick2012-02-211-0/+2
* misched: Initial code for building an MI level scheduling DAGAndrew Trick2012-01-141-8/+86
* Move physreg dependency generation into aptly named addPhysRegDeps.Andrew Trick2012-01-141-155/+175
* misched: Added ScheduleDAGInstrs::IsPostRAAndrew Trick2012-01-141-3/+5
* Added a late machine instruction copy propagation pass. This catchesEvan Cheng2012-01-071-6/+1
* Remove an unused variable.Chandler Carruth2012-01-051-1/+0
* Minor postra scheduler cleanup. It could result in more precise antidependenc...Andrew Trick2012-01-051-25/+19
* Model ARM predicated write as read-mod-write. e.g.Evan Cheng2011-12-141-2/+2
* Allow target to specify register output dependency. Still default to one.Evan Cheng2011-12-141-1/+7
* - Add MachineInstrBundle.h and MachineInstrBundle.cpp. This includes a functionEvan Cheng2011-12-141-11/+6
* Add bundle aware API for querying instruction properties and switch the codeEvan Cheng2011-12-071-11/+10
* First chunk of MachineInstr bundle support.Evan Cheng2011-12-061-1/+1
* make sure ScheduleDAGInstrs::EmitSchedule does not crash when the first instr...Hal Finkel2011-12-021-5/+5
* PostRA scheduler fix. Clear stale loop dependencies.Andrew Trick2011-10-071-0/+1
* whitespaceAndrew Trick2011-10-071-1/+1
* Rename TargetSubtarget to TargetSubtargetInfo for consistency.Evan Cheng2011-07-011-2/+2
* Sink SubtargetFeature and TargetInstrItineraries (renamed MCInstrItineraries)...Evan Cheng2011-06-291-0/+1
* - Rename TargetInstrDesc, TargetOperandInfo to MCInstrDesc and MCOperandInfo andEvan Cheng2011-06-281-16/+16
* Remove dead code.Devang Patel2011-06-021-8/+3
* Update DBG_VALUEs while breaking anti dependencies.Devang Patel2011-06-021-1/+1
* During post RA scheduling, do not try to chase reg defs. to preserve DBG_VALU...Devang Patel2011-06-021-36/+29
* Added an assertion, and updated a comment.Andrew Trick2011-05-061-5/+8
* ARM post RA scheduler compile time fix.Andrew Trick2011-05-051-0/+12
* whitespaceAndrew Trick2011-05-051-16/+16
* Fix a ton of comment typos found by codespell. Patch byChris Lattner2011-04-151-1/+1
* Do not model all INLINEASM instructions as having unmodelled side effects.Evan Cheng2011-01-071-1/+1
* Move Value::getUnderlyingObject to be a standaloneDan Gohman2010-12-151-2/+3
* Two sets of changes. Sorry they are intermingled.Evan Cheng2010-11-031-3/+5
* Putting r117193 back except for the compile time cost. Rather than assuming f...Evan Cheng2010-10-271-3/+10