1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
|
//===- BlackfinInstrInfo.td - Target Description for Blackfin Target ------===//
//
// The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
//
// This file describes the Blackfin instructions in TableGen format.
//
//===----------------------------------------------------------------------===//
//===----------------------------------------------------------------------===//
// Instruction format superclass
//===----------------------------------------------------------------------===//
include "BlackfinInstrFormats.td"
// These are target-independent nodes, but have target-specific formats.
def SDT_BfinCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
def SDT_BfinCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
SDTCisVT<1, i32> ]>;
def BfinCallseqStart : SDNode<"ISD::CALLSEQ_START", SDT_BfinCallSeqStart,
[SDNPHasChain, SDNPOutFlag]>;
def BfinCallseqEnd : SDNode<"ISD::CALLSEQ_END", SDT_BfinCallSeqEnd,
[SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
def SDT_BfinCall : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
def BfinCall : SDNode<"BFISD::CALL", SDT_BfinCall,
[SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
SDNPVariadic]>;
def BfinRet: SDNode<"BFISD::RET_FLAG", SDTNone,
[SDNPHasChain, SDNPOptInFlag]>;
def BfinWrapper: SDNode<"BFISD::Wrapper", SDTIntUnaryOp>;
//===----------------------------------------------------------------------===//
// Transformations
//===----------------------------------------------------------------------===//
def trailingZeros_xform : SDNodeXForm<imm, [{
return CurDAG->getTargetConstant(N->getAPIntValue().countTrailingZeros(),
MVT::i32);
}]>;
def trailingOnes_xform : SDNodeXForm<imm, [{
return CurDAG->getTargetConstant(N->getAPIntValue().countTrailingOnes(),
MVT::i32);
}]>;
def LO16 : SDNodeXForm<imm, [{
return CurDAG->getTargetConstant((unsigned short)N->getZExtValue(), MVT::i16);
}]>;
def HI16 : SDNodeXForm<imm, [{
// Transformation function: shift the immediate value down into the low bits.
return CurDAG->getTargetConstant((unsigned)N->getZExtValue() >> 16, MVT::i16);
}]>;
//===----------------------------------------------------------------------===//
// Immediates
//===----------------------------------------------------------------------===//
def imm3 : PatLeaf<(imm), [{return isInt<3>(N->getSExtValue());}]>;
def uimm3 : PatLeaf<(imm), [{return isUInt<3>(N->getZExtValue());}]>;
def uimm4 : PatLeaf<(imm), [{return isUInt<4>(N->getZExtValue());}]>;
def uimm5 : PatLeaf<(imm), [{return isUInt<5>(N->getZExtValue());}]>;
def uimm5m2 : PatLeaf<(imm), [{
uint64_t value = N->getZExtValue();
return value % 2 == 0 && isUInt<5>(value);
}]>;
def uimm6m4 : PatLeaf<(imm), [{
uint64_t value = N->getZExtValue();
return value % 4 == 0 && isUInt<6>(value);
}]>;
def imm7 : PatLeaf<(imm), [{return isInt<7>(N->getSExtValue());}]>;
def imm16 : PatLeaf<(imm), [{return isInt<16>(N->getSExtValue());}]>;
def uimm16 : PatLeaf<(imm), [{return isUInt<16>(N->getZExtValue());}]>;
def ximm16 : PatLeaf<(imm), [{
int64_t value = N->getSExtValue();
return value < (1<<16) && value >= -(1<<15);
}]>;
def imm17m2 : PatLeaf<(imm), [{
int64_t value = N->getSExtValue();
return value % 2 == 0 && isInt<17>(value);
}]>;
def imm18m4 : PatLeaf<(imm), [{
int64_t value = N->getSExtValue();
return value % 4 == 0 && isInt<18>(value);
}]>;
// 32-bit bitmask transformed to a bit number
def uimm5mask : Operand<i32>, PatLeaf<(imm), [{
return isPowerOf2_32(N->getZExtValue());
}], trailingZeros_xform>;
// 32-bit inverse bitmask transformed to a bit number
def uimm5imask : Operand<i32>, PatLeaf<(imm), [{
return isPowerOf2_32(~N->getZExtValue());
}], trailingOnes_xform>;
//===----------------------------------------------------------------------===//
// Operands
//===----------------------------------------------------------------------===//
def calltarget : Operand<iPTR>;
def brtarget : Operand<OtherVT>;
// Addressing modes
def ADDRspii : ComplexPattern<i32, 2, "SelectADDRspii", [add, frameindex], []>;
// Address operands
def MEMii : Operand<i32> {
let PrintMethod = "printMemoryOperand";
let MIOperandInfo = (ops i32imm, i32imm);
}
//===----------------------------------------------------------------------===//
// Instructions
//===----------------------------------------------------------------------===//
// Pseudo instructions.
class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern>
: InstBfin<outs, ins, asmstr, pattern>;
let Defs = [SP], Uses = [SP] in {
def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt),
"${:comment}ADJCALLSTACKDOWN $amt",
[(BfinCallseqStart timm:$amt)]>;
def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
"${:comment}ADJCALLSTACKUP $amt1 $amt2",
[(BfinCallseqEnd timm:$amt1, timm:$amt2)]>;
}
//===----------------------------------------------------------------------===//
// Table C-9. Program Flow Control Instructions
//===----------------------------------------------------------------------===//
let isBranch = 1, isTerminator = 1 in {
let isIndirectBranch = 1 in
def JUMPp : F1<(outs), (ins P:$target),
"JUMP ($target);",
[(brind P:$target)]>;
// TODO JUMP (PC-P)
// NOTE: assembler chooses between JUMP.S and JUMP.L
def JUMPa : F1<(outs), (ins brtarget:$target),
"jump $target;",
[(br bb:$target)]>;
def JUMPcc : F1<(outs), (ins AnyCC:$cc, brtarget:$target),
"if $cc jump $target;",
[(brcond AnyCC:$cc, bb:$target)]>;
}
let isCall = 1,
Defs = [R0, R1, R2, R3, P0, P1, P2, LB0, LB1, LC0, LC1, RETS, ASTAT] in {
def CALLa: F1<(outs), (ins calltarget:$func, variable_ops),
"call $func;", []>;
def CALLp: F1<(outs), (ins P:$func, variable_ops),
"call ($func);", [(BfinCall P:$func)]>;
}
let isReturn = 1,
isTerminator = 1,
isBarrier = 1,
Uses = [RETS] in
def RTS: F1<(outs), (ins), "rts;", [(BfinRet)]>;
//===----------------------------------------------------------------------===//
// Table C-10. Load / Store Instructions
//===----------------------------------------------------------------------===//
// Immediate constant loads
// sext immediate, i32 D/P regs
def LOADimm7: F1<(outs DP:$dst), (ins i32imm:$src),
"$dst = $src (x);",
[(set DP:$dst, imm7:$src)]>;
// zext immediate, i32 reg groups 0-3
def LOADuimm16: F2<(outs GR:$dst), (ins i32imm:$src),
"$dst = $src (z);",
[(set GR:$dst, uimm16:$src)]>;
// sext immediate, i32 reg groups 0-3
def LOADimm16: F2<(outs GR:$dst), (ins i32imm:$src),
"$dst = $src (x);",
[(set GR:$dst, imm16:$src)]>;
// Pseudo-instruction for loading a general 32-bit constant.
def LOAD32imm: Pseudo<(outs GR:$dst), (ins i32imm:$src),
"$dst.h = ($src >> 16); $dst.l = ($src & 0xffff);",
[(set GR:$dst, imm:$src)]>;
def LOAD32sym: Pseudo<(outs GR:$dst), (ins i32imm:$src),
"$dst.h = $src; $dst.l = $src;", []>;
// 16-bit immediate, i16 reg groups 0-3
def LOAD16i: F2<(outs GR16:$dst), (ins i16imm:$src),
"$dst = $src;", []>;
def : Pat<(BfinWrapper (i32 tglobaladdr:$addr)),
(LOAD32sym tglobaladdr:$addr)>;
def : Pat<(BfinWrapper (i32 tjumptable:$addr)),
(LOAD32sym tjumptable:$addr)>;
// We cannot copy from GR16 to D16, and codegen wants to insert copies if we
// emit GR16 instructions. As a hack, we use this fake instruction instead.
def LOAD16i_d16: F2<(outs D16:$dst), (ins i16imm:$src),
"$dst = $src;",
[(set D16:$dst, ximm16:$src)]>;
// Memory loads with patterns
def LOAD32p: F1<(outs DP:$dst), (ins P:$ptr),
"$dst = [$ptr];",
[(set DP:$dst, (load P:$ptr))]>;
// Pseudo-instruction for loading a stack slot
def LOAD32fi: Pseudo<(outs DP:$dst), (ins MEMii:$mem),
"${:comment}FI $dst = [$mem];",
[(set DP:$dst, (load ADDRspii:$mem))]>;
// Note: Expands to multiple insns
def LOAD16fi: Pseudo<(outs D16:$dst), (ins MEMii:$mem),
"${:comment}FI $dst = [$mem];",
[(set D16:$dst, (load ADDRspii:$mem))]>;
// Pseudo-instruction for loading a stack slot, used for AnyCC regs.
// Replaced with Load D + CC=D
def LOAD8fi: Pseudo<(outs AnyCC:$dst), (ins MEMii:$mem),
"${:comment}FI $dst = B[$mem];",
[(set AnyCC:$dst, (load ADDRspii:$mem))]>;
def LOAD32p_uimm6m4: F1<(outs DP:$dst), (ins P:$ptr, i32imm:$off),
"$dst = [$ptr + $off];",
[(set DP:$dst, (load (add P:$ptr, uimm6m4:$off)))]>;
def LOAD32p_imm18m4: F2<(outs DP:$dst), (ins P:$ptr, i32imm:$off),
"$dst = [$ptr + $off];",
[(set DP:$dst, (load (add P:$ptr, imm18m4:$off)))]>;
def LOAD32p_16z: F1<(outs D:$dst), (ins P:$ptr),
"$dst = W[$ptr] (z);",
[(set D:$dst, (zextloadi16 P:$ptr))]>;
def : Pat<(i32 (extloadi16 P:$ptr)),(LOAD32p_16z P:$ptr)>;
def LOAD32p_uimm5m2_16z: F1<(outs D:$dst), (ins P:$ptr, i32imm:$off),
"$dst = w[$ptr + $off] (z);",
[(set D:$dst, (zextloadi16 (add P:$ptr,
uimm5m2:$off)))]>;
def : Pat<(i32 (extloadi16 (add P:$ptr, uimm5m2:$off))),
(LOAD32p_uimm5m2_16z P:$ptr, imm:$off)>;
def LOAD32p_imm17m2_16z: F1<(outs D:$dst), (ins P:$ptr, i32imm:$off),
"$dst = w[$ptr + $off] (z);",
[(set D:$dst,
(zextloadi16 (add P:$ptr, imm17m2:$off)))]>;
def : Pat<(i32 (extloadi16 (add P:$ptr, imm17m2:$off))),
(LOAD32p_imm17m2_16z P:$ptr, imm:$off)>;
def LOAD32p_16s: F1<(outs D:$dst), (ins P:$ptr),
"$dst = w[$ptr] (x);",
[(set D:$dst, (sextloadi16 P:$ptr))]>;
def LOAD32p_uimm5m2_16s: F1<(outs D:$dst), (ins P:$ptr, i32imm:$off),
"$dst = w[$ptr + $off] (x);",
[(set D:$dst,
(sextloadi16 (add P:$ptr, uimm5m2:$off)))]>;
def LOAD32p_imm17m2_16s: F1<(outs D:$dst), (ins P:$ptr, i32imm:$off),
"$dst = w[$ptr + $off] (x);",
[(set D:$dst,
(sextloadi16 (add P:$ptr, imm17m2:$off)))]>;
def LOAD16pi: F1<(outs D16:$dst), (ins PI:$ptr),
"$dst = w[$ptr];",
[(set D16:$dst, (load PI:$ptr))]>;
def LOAD32p_8z: F1<(outs D:$dst), (ins P:$ptr),
"$dst = B[$ptr] (z);",
[(set D:$dst, (zextloadi8 P:$ptr))]>;
def : Pat<(i32 (extloadi8 P:$ptr)), (LOAD32p_8z P:$ptr)>;
def : Pat<(i16 (extloadi8 P:$ptr)),
(EXTRACT_SUBREG (LOAD32p_8z P:$ptr), lo16)>;
def : Pat<(i16 (zextloadi8 P:$ptr)),
(EXTRACT_SUBREG (LOAD32p_8z P:$ptr), lo16)>;
def LOAD32p_imm16_8z: F1<(outs D:$dst), (ins P:$ptr, i32imm:$off),
"$dst = b[$ptr + $off] (z);",
[(set D:$dst, (zextloadi8 (add P:$ptr, imm16:$off)))]>;
def : Pat<(i32 (extloadi8 (add P:$ptr, imm16:$off))),
(LOAD32p_imm16_8z P:$ptr, imm:$off)>;
def : Pat<(i16 (extloadi8 (add P:$ptr, imm16:$off))),
(EXTRACT_SUBREG (LOAD32p_imm16_8z P:$ptr, imm:$off),
lo16)>;
def : Pat<(i16 (zextloadi8 (add P:$ptr, imm16:$off))),
(EXTRACT_SUBREG (LOAD32p_imm16_8z P:$ptr, imm:$off),
lo16)>;
def LOAD32p_8s: F1<(outs D:$dst), (ins P:$ptr),
"$dst = b[$ptr] (x);",
[(set D:$dst, (sextloadi8 P:$ptr))]>;
def : Pat<(i16 (sextloadi8 P:$ptr)),
(EXTRACT_SUBREG (LOAD32p_8s P:$ptr), lo16)>;
def LOAD32p_imm16_8s: F1<(outs D:$dst), (ins P:$ptr, i32imm:$off),
"$dst = b[$ptr + $off] (x);",
[(set D:$dst, (sextloadi8 (add P:$ptr, imm16:$off)))]>;
def : Pat<(i16 (sextloadi8 (add P:$ptr, imm16:$off))),
(EXTRACT_SUBREG (LOAD32p_imm16_8s P:$ptr, imm:$off),
lo16)>;
// Memory loads without patterns
let mayLoad = 1 in {
multiclass LOAD_incdec<RegisterClass drc, RegisterClass prc,
string mem="", string suf=";"> {
def _inc : F1<(outs drc:$dst, prc:$ptr_wb), (ins prc:$ptr),
!strconcat(!subst("M", mem, "$dst = M[$ptr++]"), suf), []>;
def _dec : F1<(outs drc:$dst, prc:$ptr_wb), (ins prc:$ptr),
!strconcat(!subst("M", mem, "$dst = M[$ptr--]"), suf), []>;
}
multiclass LOAD_incdecpost<RegisterClass drc, RegisterClass prc,
string mem="", string suf=";">
: LOAD_incdec<drc, prc, mem, suf> {
def _post : F1<(outs drc:$dst, prc:$ptr_wb), (ins prc:$ptr, prc:$off),
!strconcat(!subst("M", mem, "$dst = M[$ptr++$off]"), suf), []>;
}
defm LOAD32p: LOAD_incdec<DP, P>;
defm LOAD32i: LOAD_incdec<D, I>;
defm LOAD8z32p: LOAD_incdec<D, P, "b", " (z);">;
defm LOAD8s32p: LOAD_incdec<D, P, "b", " (x);">;
defm LOADhi: LOAD_incdec<D16, I, "w">;
defm LOAD16z32p: LOAD_incdecpost<D, P, "w", " (z);">;
defm LOAD16s32p: LOAD_incdecpost<D, P, "w", " (x);">;
def LOAD32p_post: F1<(outs D:$dst, P:$ptr_wb), (ins P:$ptr, P:$off),
"$dst = [$ptr ++ $off];", []>;
// Note: $fp MUST be FP
def LOAD32fp_nimm7m4: F1<(outs DP:$dst), (ins P:$fp, i32imm:$off),
"$dst = [$fp - $off];", []>;
def LOAD32i: F1<(outs D:$dst), (ins I:$ptr),
"$dst = [$ptr];", []>;
def LOAD32i_post: F1<(outs D:$dst, I:$ptr_wb), (ins I:$ptr, M:$off),
"$dst = [$ptr ++ $off];", []>;
def LOADhp_post: F1<(outs D16:$dst, P:$ptr_wb), (ins P:$ptr, P:$off),
"$dst = w[$ptr ++ $off];", []>;
}
// Memory stores with patterns
def STORE32p: F1<(outs), (ins DP:$val, P:$ptr),
"[$ptr] = $val;",
[(store DP:$val, P:$ptr)]>;
// Pseudo-instructions for storing to a stack slot
def STORE32fi: Pseudo<(outs), (ins DP:$val, MEMii:$mem),
"${:comment}FI [$mem] = $val;",
[(store DP:$val, ADDRspii:$mem)]>;
// Note: This stack-storing pseudo-instruction is expanded to multiple insns
def STORE16fi: Pseudo<(outs), (ins D16:$val, MEMii:$mem),
"${:comment}FI [$mem] = $val;",
[(store D16:$val, ADDRspii:$mem)]>;
// Pseudo-instructions for storing AnyCC register to a stack slot.
// Replaced with D=CC + STORE byte
def STORE8fi: Pseudo<(outs), (ins AnyCC:$val, MEMii:$mem),
"${:comment}FI b[$mem] = $val;",
[(store AnyCC:$val, ADDRspii:$mem)]>;
def STORE32p_uimm6m4: F1<(outs), (ins DP:$val, P:$ptr, i32imm:$off),
"[$ptr + $off] = $val;",
[(store DP:$val, (add P:$ptr, uimm6m4:$off))]>;
def STORE32p_imm18m4: F1<(outs), (ins DP:$val, P:$ptr, i32imm:$off),
"[$ptr + $off] = $val;",
[(store DP:$val, (add P:$ptr, imm18m4:$off))]>;
def STORE16pi: F1<(outs), (ins D16:$val, PI:$ptr),
"w[$ptr] = $val;",
[(store D16:$val, PI:$ptr)]>;
def STORE8p: F1<(outs), (ins D:$val, P:$ptr),
"b[$ptr] = $val;",
[(truncstorei8 D:$val, P:$ptr)]>;
def STORE8p_imm16: F1<(outs), (ins D:$val, P:$ptr, i32imm:$off),
"b[$ptr + $off] = $val;",
[(truncstorei8 D:$val, (add P:$ptr, imm16:$off))]>;
let Constraints = "$ptr = $ptr_wb" in {
multiclass STORE_incdec<RegisterClass drc, RegisterClass prc,
int off=4, string pre=""> {
def _inc : F1<(outs prc:$ptr_wb), (ins drc:$val, prc:$ptr),
!strconcat(pre, "[$ptr++] = $val;"),
[(set prc:$ptr_wb, (post_store drc:$val, prc:$ptr, off))]>;
def _dec : F1<(outs prc:$ptr_wb), (ins drc:$val, prc:$ptr),
!strconcat(pre, "[$ptr--] = $val;"),
[(set prc:$ptr_wb, (post_store drc:$val, prc:$ptr,
(ineg off)))]>;
}
defm STORE32p: STORE_incdec<DP, P>;
defm STORE16i: STORE_incdec<D16, I, 2, "w">;
defm STORE8p: STORE_incdec<D, P, 1, "b">;
def STORE32p_post: F1<(outs P:$ptr_wb), (ins D:$val, P:$ptr, P:$off),
"[$ptr ++ $off] = $val;",
[(set P:$ptr_wb, (post_store D:$val, P:$ptr, P:$off))]>;
def STORE16p_post: F1<(outs P:$ptr_wb), (ins D16:$val, P:$ptr, P:$off),
"w[$ptr ++ $off] = $val;",
[(set P:$ptr_wb, (post_store D16:$val, P:$ptr, P:$off))]>;
}
// Memory stores without patterns
let mayStore = 1 in {
// Note: only works for $fp == FP
def STORE32fp_nimm7m4: F1<(outs), (ins DP:$val, P:$fp, i32imm:$off),
"[$fp - $off] = $val;", []>;
def STORE32i: F1<(outs), (ins D:$val, I:$ptr),
"[$ptr] = $val;", []>;
def STORE32i_inc: F1<(outs I:$ptr_wb), (ins D:$val, I:$ptr),
"[$ptr++] = $val;", []>;
def STORE32i_dec: F1<(outs I:$ptr_wb), (ins D:$val, I:$ptr),
"[$ptr--] = $val;", []>;
def STORE32i_post: F1<(outs I:$ptr_wb), (ins D:$val, I:$ptr, M:$off),
"[$ptr ++ $off] = $val;", []>;
}
def : Pat<(truncstorei16 D:$val, PI:$ptr),
(STORE16pi (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS D:$val, D)),
lo16), PI:$ptr)>;
def : Pat<(truncstorei16 (srl D:$val, (i16 16)), PI:$ptr),
(STORE16pi (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS D:$val, D)),
hi16), PI:$ptr)>;
def : Pat<(truncstorei8 D16L:$val, P:$ptr),
(STORE8p (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
(i16 (COPY_TO_REGCLASS D16L:$val, D16L)),
lo16),
P:$ptr)>;
//===----------------------------------------------------------------------===//
// Table C-11. Move Instructions.
//===----------------------------------------------------------------------===//
def MOVE: F1<(outs ALL:$dst), (ins ALL:$src),
"$dst = $src;",
[]>;
let Constraints = "$src1 = $dst" in
def MOVEcc: F1<(outs DP:$dst), (ins DP:$src1, DP:$src2, AnyCC:$cc),
"if $cc $dst = $src2;",
[(set DP:$dst, (select AnyCC:$cc, DP:$src2, DP:$src1))]>;
let Defs = [AZ, AN, AC0, V] in {
def MOVEzext: F1<(outs D:$dst), (ins D16L:$src),
"$dst = $src (z);",
[(set D:$dst, (zext D16L:$src))]>;
def MOVEsext: F1<(outs D:$dst), (ins D16L:$src),
"$dst = $src (x);",
[(set D:$dst, (sext D16L:$src))]>;
def MOVEzext8: F1<(outs D:$dst), (ins D:$src),
"$dst = $src.b (z);",
[(set D:$dst, (and D:$src, 0xff))]>;
def MOVEsext8: F1<(outs D:$dst), (ins D:$src),
"$dst = $src.b (x);",
[(set D:$dst, (sext_inreg D:$src, i8))]>;
}
def : Pat<(sext_inreg D16L:$src, i8),
(EXTRACT_SUBREG (MOVEsext8
(INSERT_SUBREG (i32 (IMPLICIT_DEF)),
D16L:$src,
lo16)),
lo16)>;
def : Pat<(sext_inreg D:$src, i16),
(MOVEsext (EXTRACT_SUBREG D:$src, lo16))>;
def : Pat<(and D:$src, 0xffff),
(MOVEzext (EXTRACT_SUBREG D:$src, lo16))>;
def : Pat<(i32 (anyext D16L:$src)),
(INSERT_SUBREG (i32 (IMPLICIT_DEF)),
(i16 (COPY_TO_REGCLASS D16L:$src, D16L)),
lo16)>;
// TODO Dreg = Dreg_byte (X/Z)
// TODO Accumulator moves
//===----------------------------------------------------------------------===//
// Table C-12. Stack Control Instructions
//===----------------------------------------------------------------------===//
let Uses = [SP], Defs = [SP] in {
def PUSH: F1<(outs), (ins ALL:$src),
"[--sp] = $src;", []> { let mayStore = 1; }
// NOTE: POP does not work for DP regs, use LOAD instead
def POP: F1<(outs ALL:$dst), (ins),
"$dst = [sp++];", []> { let mayLoad = 1; }
}
// TODO: push/pop multiple
def LINK: F2<(outs), (ins i32imm:$amount),
"link $amount;", []>;
def UNLINK: F2<(outs), (ins),
"unlink;", []>;
//===----------------------------------------------------------------------===//
// Table C-13. Control Code Bit Management Instructions
//===----------------------------------------------------------------------===//
multiclass SETCC<PatFrag opnode, PatFrag invnode, string cond, string suf=";"> {
def dd : F1<(outs JustCC:$cc), (ins D:$a, D:$b),
!strconcat(!subst("XX", cond, "cc = $a XX $b"), suf),
[(set JustCC:$cc, (opnode D:$a, D:$b))]>;
def ri : F1<(outs JustCC:$cc), (ins DP:$a, i32imm:$b),
!strconcat(!subst("XX", cond, "cc = $a XX $b"), suf),
[(set JustCC:$cc, (opnode DP:$a, imm3:$b))]>;
def pp : F1<(outs JustCC:$cc), (ins P:$a, P:$b),
!strconcat(!subst("XX", cond, "cc = $a XX $b"), suf),
[]>;
def ri_not : F1<(outs NotCC:$cc), (ins DP:$a, i32imm:$b),
!strconcat(!subst("XX", cond, "cc = $a XX $b"), suf),
[(set NotCC:$cc, (invnode DP:$a, imm3:$b))]>;
}
defm SETEQ : SETCC<seteq, setne, "==">;
defm SETLT : SETCC<setlt, setge, "<">;
defm SETLE : SETCC<setle, setgt, "<=">;
defm SETULT : SETCC<setult, setuge, "<", " (iu);">;
defm SETULE : SETCC<setule, setugt, "<=", " (iu);">;
def SETNEdd : F1<(outs NotCC:$cc), (ins D:$a, D:$b),
"cc = $a == $b;",
[(set NotCC:$cc, (setne D:$a, D:$b))]>;
def : Pat<(setgt D:$a, D:$b), (SETLTdd D:$b, D:$a)>;
def : Pat<(setge D:$a, D:$b), (SETLEdd D:$b, D:$a)>;
def : Pat<(setugt D:$a, D:$b), (SETULTdd D:$b, D:$a)>;
def : Pat<(setuge D:$a, D:$b), (SETULEdd D:$b, D:$a)>;
// TODO: compare pointer for P-P comparisons
// TODO: compare accumulator
let Defs = [AC0] in
def OR_ac0_cc : F1<(outs), (ins JustCC:$cc),
"ac0 \\|= cc;", []>;
let Uses = [AC0] in
def MOVE_cc_ac0 : F1<(outs JustCC:$cc), (ins),
"cc = ac0;", []>;
def MOVE_ccncc : F1<(outs JustCC:$cc), (ins NotCC:$sb),
"cc = !cc;", []>;
def MOVE_ncccc : F1<(outs NotCC:$cc), (ins JustCC:$sb),
"cc = !cc;", []>;
def MOVECC_zext : F1<(outs D:$dst), (ins JustCC:$cc),
"$dst = $cc;", []>;
def MOVENCC_z : F1<(outs D:$dst), (ins NotCC:$cc),
"$dst = cc;", []>;
def MOVECC_nz : F1<(outs AnyCC:$cc), (ins D:$src),
"cc = $src;",
[(set AnyCC:$cc, (setne D:$src, 0))]>;
//===----------------------------------------------------------------------===//
// Table C-14. Logical Operations Instructions
//===----------------------------------------------------------------------===//
def AND: F1<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = $src1 & $src2;",
[(set D:$dst, (and D:$src1, D:$src2))]>;
def NOT: F1<(outs D:$dst), (ins D:$src),
"$dst = ~$src;",
[(set D:$dst, (not D:$src))]>;
def OR: F1<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = $src1 \\| $src2;",
[(set D:$dst, (or D:$src1, D:$src2))]>;
def XOR: F1<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = $src1 ^ $src2;",
[(set D:$dst, (xor D:$src1, D:$src2))]>;
// missing: BXOR, BXORSHIFT
//===----------------------------------------------------------------------===//
// Table C-15. Bit Operations Instructions
//===----------------------------------------------------------------------===//
let Constraints = "$src1 = $dst" in {
def BITCLR: F1<(outs D:$dst), (ins D:$src1, uimm5imask:$src2),
"bitclr($dst, $src2);",
[(set D:$dst, (and D:$src1, uimm5imask:$src2))]>;
def BITSET: F1<(outs D:$dst), (ins D:$src1, uimm5mask:$src2),
"bitset($dst, $src2);",
[(set D:$dst, (or D:$src1, uimm5mask:$src2))]>;
def BITTGL: F1<(outs D:$dst), (ins D:$src1, uimm5mask:$src2),
"bittgl($dst, $src2);",
[(set D:$dst, (xor D:$src1, uimm5mask:$src2))]>;
}
def BITTST: F1<(outs JustCC:$cc), (ins D:$src1, uimm5mask:$src2),
"cc = bittst($src1, $src2);",
[(set JustCC:$cc, (setne (and D:$src1, uimm5mask:$src2),
(i32 0)))]>;
def NBITTST: F1<(outs JustCC:$cc), (ins D:$src1, uimm5mask:$src2),
"cc = !bittst($src1, $src2);",
[(set JustCC:$cc, (seteq (and D:$src1, uimm5mask:$src2),
(i32 0)))]>;
// TODO: DEPOSIT, EXTRACT, BITMUX
def ONES: F2<(outs D16L:$dst), (ins D:$src),
"$dst = ones $src;",
[(set D16L:$dst, (trunc (ctpop D:$src)))]>;
def : Pat<(ctpop D:$src), (MOVEzext (ONES D:$src))>;
//===----------------------------------------------------------------------===//
// Table C-16. Shift / Rotate Instructions
//===----------------------------------------------------------------------===//
multiclass SHIFT32<SDNode opnode, string ops> {
def i : F1<(outs D:$dst), (ins D:$src, i16imm:$amount),
!subst("XX", ops, "$dst XX= $amount;"),
[(set D:$dst, (opnode D:$src, (i16 uimm5:$amount)))]>;
def r : F1<(outs D:$dst), (ins D:$src, D:$amount),
!subst("XX", ops, "$dst XX= $amount;"),
[(set D:$dst, (opnode D:$src, D:$amount))]>;
}
let Defs = [AZ, AN, V, VS],
Constraints = "$src = $dst" in {
defm SRA : SHIFT32<sra, ">>>">;
defm SRL : SHIFT32<srl, ">>">;
defm SLL : SHIFT32<shl, "<<">;
}
// TODO: automatic switching between 2-addr and 3-addr (?)
let Defs = [AZ, AN, V, VS] in {
def SLLr16: F2<(outs D:$dst), (ins D:$src, D16L:$amount),
"$dst = lshift $src by $amount;",
[(set D:$dst, (shl D:$src, D16L:$amount))]>;
// Arithmetic left-shift = saturing overflow.
def SLAr16: F2<(outs D:$dst), (ins D:$src, D16L:$amount),
"$dst = ashift $src by $amount;",
[(set D:$dst, (sra D:$src, (ineg D16L:$amount)))]>;
def SRA16i: F1<(outs D16:$dst), (ins D16:$src, i16imm:$amount),
"$dst = $src >>> $amount;",
[(set D16:$dst, (sra D16:$src, (i16 uimm4:$amount)))]>;
def SRL16i: F1<(outs D16:$dst), (ins D16:$src, i16imm:$amount),
"$dst = $src >> $amount;",
[(set D16:$dst, (srl D16:$src, (i16 uimm4:$amount)))]>;
// Arithmetic left-shift = saturing overflow.
def SLA16r: F1<(outs D16:$dst), (ins D16:$src, D16L:$amount),
"$dst = ashift $src BY $amount;",
[(set D16:$dst, (srl D16:$src, (ineg D16L:$amount)))]>;
def SLL16i: F1<(outs D16:$dst), (ins D16:$src, i16imm:$amount),
"$dst = $src << $amount;",
[(set D16:$dst, (shl D16:$src, (i16 uimm4:$amount)))]>;
def SLL16r: F1<(outs D16:$dst), (ins D16:$src, D16L:$amount),
"$dst = lshift $src by $amount;",
[(set D16:$dst, (shl D16:$src, D16L:$amount))]>;
}
//===----------------------------------------------------------------------===//
// Table C-17. Arithmetic Operations Instructions
//===----------------------------------------------------------------------===//
// TODO: ABS
let Defs = [AZ, AN, AC0, V, VS] in {
def ADD: F1<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = $src1 + $src2;",
[(set D:$dst, (add D:$src1, D:$src2))]>;
def ADD16: F2<(outs D16:$dst), (ins D16:$src1, D16:$src2),
"$dst = $src1 + $src2;",
[(set D16:$dst, (add D16:$src1, D16:$src2))]>;
let Constraints = "$src1 = $dst" in
def ADDimm7: F1<(outs D:$dst), (ins D:$src1, i32imm:$src2),
"$dst += $src2;",
[(set D:$dst, (add D:$src1, imm7:$src2))]>;
def SUB: F1<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = $src1 - $src2;",
[(set D:$dst, (sub D:$src1, D:$src2))]>;
def SUB16: F2<(outs D16:$dst), (ins D16:$src1, D16:$src2),
"$dst = $src1 - $src2;",
[(set D16:$dst, (sub D16:$src1, D16:$src2))]>;
}
def : Pat<(addc D:$src1, D:$src2), (ADD D:$src1, D:$src2)>;
def : Pat<(subc D:$src1, D:$src2), (SUB D:$src1, D:$src2)>;
let Defs = [AZ, AN, V, VS] in
def NEG: F1<(outs D:$dst), (ins D:$src),
"$dst = -$src;",
[(set D:$dst, (ineg D:$src))]>;
// No pattern, it would confuse isel to have two i32 = i32+i32 patterns
def ADDpp: F1<(outs P:$dst), (ins P:$src1, P:$src2),
"$dst = $src1 + $src2;", []>;
let Constraints = "$src1 = $dst" in
def ADDpp_imm7: F1<(outs P:$dst), (ins P:$src1, i32imm:$src2),
"$dst += $src2;", []>;
let Defs = [AZ, AN, V] in
def ADD_RND20: F2<(outs D16:$dst), (ins D:$src1, D:$src2),
"$dst = $src1 + $src2 (rnd20);", []>;
let Defs = [V, VS] in {
def MUL16: F2<(outs D16:$dst), (ins D16:$src1, D16:$src2),
"$dst = $src1 * $src2 (is);",
[(set D16:$dst, (mul D16:$src1, D16:$src2))]>;
def MULHS16: F2<(outs D16:$dst), (ins D16:$src1, D16:$src2),
"$dst = $src1 * $src2 (ih);",
[(set D16:$dst, (mulhs D16:$src1, D16:$src2))]>;
def MULhh32s: F2<(outs D:$dst), (ins D16:$src1, D16:$src2),
"$dst = $src1 * $src2 (is);",
[(set D:$dst, (mul (sext D16:$src1), (sext D16:$src2)))]>;
def MULhh32u: F2<(outs D:$dst), (ins D16:$src1, D16:$src2),
"$dst = $src1 * $src2 (is);",
[(set D:$dst, (mul (zext D16:$src1), (zext D16:$src2)))]>;
}
let Constraints = "$src1 = $dst" in
def MUL32: F1<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst *= $src2;",
[(set D:$dst, (mul D:$src1, D:$src2))]>;
//===----------------------------------------------------------------------===//
// Table C-18. External Exent Management Instructions
//===----------------------------------------------------------------------===//
def IDLE : F1<(outs), (ins), "idle;", [(int_bfin_idle)]>;
def CSYNC : F1<(outs), (ins), "csync;", [(int_bfin_csync)]>;
def SSYNC : F1<(outs), (ins), "ssync;", [(int_bfin_ssync)]>;
def EMUEXCPT : F1<(outs), (ins), "emuexcpt;", []>;
def CLI : F1<(outs D:$mask), (ins), "cli $mask;", []>;
def STI : F1<(outs), (ins D:$mask), "sti $mask;", []>;
def RAISE : F1<(outs), (ins i32imm:$itr), "raise $itr;", []>;
def EXCPT : F1<(outs), (ins i32imm:$exc), "excpt $exc;", []>;
def NOP : F1<(outs), (ins), "nop;", []>;
def MNOP : F2<(outs), (ins), "mnop;", []>;
def ABORT : F1<(outs), (ins), "abort;", []>;
//===----------------------------------------------------------------------===//
// Table C-19. Cache Control Instructions
//===----------------------------------------------------------------------===//
//===----------------------------------------------------------------------===//
// Table C-20. Video Pixel Operations Instructions
//===----------------------------------------------------------------------===//
def ALIGN8 : F2<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = align8($src1, $src2);",
[(set D:$dst, (or (shl D:$src1, (i32 24)),
(srl D:$src2, (i32 8))))]>;
def ALIGN16 : F2<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = align16($src1, $src2);",
[(set D:$dst, (or (shl D:$src1, (i32 16)),
(srl D:$src2, (i32 16))))]>;
def ALIGN24 : F2<(outs D:$dst), (ins D:$src1, D:$src2),
"$dst = align16($src1, $src2);",
[(set D:$dst, (or (shl D:$src1, (i32 8)),
(srl D:$src2, (i32 24))))]>;
def DISALGNEXCPT : F2<(outs), (ins), "disalignexcpt;", []>;
// TODO: BYTEOP3P, BYTEOP16P, BYTEOP1P, BYTEOP2P, BYTEOP16M, SAA,
// BYTEPACK, BYTEUNPACK
// Table C-21. Vector Operations Instructions
// Patterns
def : Pat<(BfinCall (i32 tglobaladdr:$dst)),
(CALLa tglobaladdr:$dst)>;
def : Pat<(BfinCall (i32 texternalsym:$dst)),
(CALLa texternalsym:$dst)>;
def : Pat<(i16 (trunc D:$src)),
(EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS D:$src, D)), lo16)>;
|