aboutsummaryrefslogtreecommitdiffstats
path: root/test/CodeGen/X86/clz.ll
blob: d76fab4123bd94182f8f60adcd135fee2b407545 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
; RUN: llc < %s -march=x86 -mcpu=yonah | FileCheck %s

define i32 @t1(i32 %x) nounwind  {
	%tmp = tail call i32 @llvm.ctlz.i32( i32 %x )
	ret i32 %tmp
; CHECK: t1:
; CHECK: bsrl
; CHECK: cmov
}

declare i32 @llvm.ctlz.i32(i32) nounwind readnone 

define i32 @t2(i32 %x) nounwind  {
	%tmp = tail call i32 @llvm.cttz.i32( i32 %x )
	ret i32 %tmp
; CHECK: t2:
; CHECK: bsfl
; CHECK: cmov
}

declare i32 @llvm.cttz.i32(i32) nounwind readnone 

define i16 @t3(i16 %x, i16 %y) nounwind  {
entry:
        %tmp1 = add i16 %x, %y
	%tmp2 = tail call i16 @llvm.ctlz.i16( i16 %tmp1 )		; <i16> [#uses=1]
	ret i16 %tmp2
; CHECK: t3:
; CHECK: bsrw
; CHECK: cmov
}

declare i16 @llvm.ctlz.i16(i16) nounwind readnone 

; Don't generate the cmovne when the source is known non-zero (and bsr would
; not set ZF).
; rdar://9490949

define i32 @t4(i32 %n) nounwind {
entry:
; CHECK: t4:
; CHECK: bsrl
; CHECK-NOT: cmov
; CHECK: ret
  %or = or i32 %n, 1
  %tmp1 = tail call i32 @llvm.ctlz.i32(i32 %or)
  ret i32 %tmp1
}