1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
|
/* Copyright (C) 2007-2008 The Android Open Source Project
**
** This software is licensed under the terms of the GNU General Public
** License version 2, as published by the Free Software Foundation, and
** may be copied, distributed, and modified under those terms.
**
** This program is distributed in the hope that it will be useful,
** but WITHOUT ANY WARRANTY; without even the implied warranty of
** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
** GNU General Public License for more details.
*/
#include "qemu_file.h"
#include "goldfish_device.h"
#include "mmc.h"
#include "sd.h"
#include "block.h"
enum {
/* status register */
MMC_INT_STATUS = 0x00,
/* set this to enable IRQ */
MMC_INT_ENABLE = 0x04,
/* set this to specify buffer address */
MMC_SET_BUFFER = 0x08,
/* MMC command number */
MMC_CMD = 0x0C,
/* MMC argument */
MMC_ARG = 0x10,
/* MMC response (or R2 bits 0 - 31) */
MMC_RESP_0 = 0x14,
/* MMC R2 response bits 32 - 63 */
MMC_RESP_1 = 0x18,
/* MMC R2 response bits 64 - 95 */
MMC_RESP_2 = 0x1C,
/* MMC R2 response bits 96 - 127 */
MMC_RESP_3 = 0x20,
MMC_BLOCK_LENGTH = 0x24,
MMC_BLOCK_COUNT = 0x28,
/* MMC state flags */
MMC_STATE = 0x2C,
/* MMC_INT_STATUS bits */
MMC_STAT_END_OF_CMD = 1U << 0,
MMC_STAT_END_OF_DATA = 1U << 1,
MMC_STAT_STATE_CHANGE = 1U << 2,
/* MMC_STATE bits */
MMC_STATE_INSERTED = 1U << 0,
MMC_STATE_READ_ONLY = 1U << 1,
};
struct goldfish_mmc_state {
struct goldfish_device dev;
BlockDriverState *bs;
// pointer to our buffer
uint32_t buffer_address;
// offsets for read and write operations
uint32_t read_offset, write_offset;
// buffer status flags
uint32_t int_status;
// irq enable mask for int_status
uint32_t int_enable;
// MMC command argument
uint32_t arg;
uint32_t resp[4];
uint32_t block_length;
uint32_t block_count;
int is_SDHC;
uint8_t* buf;
};
#define GOLDFISH_MMC_SAVE_VERSION 2
#define QFIELD_STRUCT struct goldfish_mmc_state
QFIELD_BEGIN(goldfish_mmc_fields)
QFIELD_INT32(buffer_address),
QFIELD_INT32(read_offset),
QFIELD_INT32(write_offset),
QFIELD_INT32(int_status),
QFIELD_INT32(int_enable),
QFIELD_INT32(arg),
QFIELD_INT32(resp[0]),
QFIELD_INT32(resp[1]),
QFIELD_INT32(resp[2]),
QFIELD_INT32(resp[3]),
QFIELD_INT32(block_length),
QFIELD_INT32(block_count),
QFIELD_INT32(is_SDHC),
QFIELD_END
static void goldfish_mmc_save(QEMUFile* f, void* opaque)
{
struct goldfish_mmc_state* s = opaque;
qemu_put_struct(f, goldfish_mmc_fields, s);
}
static int goldfish_mmc_load(QEMUFile* f, void* opaque, int version_id)
{
struct goldfish_mmc_state* s = opaque;
if (version_id != GOLDFISH_MMC_SAVE_VERSION)
return -1;
return qemu_get_struct(f, goldfish_mmc_fields, s);
}
struct mmc_opcode {
const char* name;
int cmd;
} mmc_opcodes[] = {
{ "MMC_GO_IDLE_STATE", 0 },
{ "MMC_SEND_OP_COND", 1 },
{ "MMC_ALL_SEND_CID", 2 },
{ "MMC_SET_RELATIVE_ADDR", 3 },
{ "MMC_SET_DSR", 4 },
{ "MMC_SWITCH", 6 },
{ "MMC_SELECT_CARD", 7 },
{ "MMC_SEND_EXT_CSD", 8 },
{ "MMC_SEND_CSD", 9 },
{ "MMC_SEND_CID", 10 },
{ "MMC_READ_DAT_UNTIL_STOP", 11 },
{ "MMC_STOP_TRANSMISSION", 12 },
{ "MMC_SEND_STATUS", 13 },
{ "MMC_GO_INACTIVE_STATE", 15 },
{ "MMC_SET_BLOCKLEN", 16 },
{ "MMC_READ_SINGLE_BLOCK", 17 },
{ "MMC_READ_MULTIPLE_BLOCK", 18 },
{ "MMC_WRITE_DAT_UNTIL_STOP", 20 },
{ "MMC_SET_BLOCK_COUNT", 23 },
{ "MMC_WRITE_BLOCK", 24 },
{ "MMC_WRITE_MULTIPLE_BLOCK", 25 },
{ "MMC_PROGRAM_CID", 26 },
{ "MMC_PROGRAM_CSD", 27 },
{ "MMC_SET_WRITE_PROT", 28 },
{ "MMC_CLR_WRITE_PROT", 29 },
{ "MMC_SEND_WRITE_PROT", 30 },
{ "MMC_ERASE_GROUP_START", 35 },
{ "MMC_ERASE_GROUP_END", 36 },
{ "MMC_ERASE", 38 },
{ "MMC_FAST_IO", 39 },
{ "MMC_GO_IRQ_STATE", 40 },
{ "MMC_LOCK_UNLOCK", 42 },
{ "MMC_APP_CMD", 55 },
{ "MMC_GEN_CMD", 56 },
{ "SD_APP_OP_COND", 41 },
{ "SD_APP_SEND_SCR", 51 },
{ "UNKNOWN", -1 }
};
#if 0
static const char* get_command_name(int command)
{
struct mmc_opcode* opcode = mmc_opcodes;
while (opcode->cmd != command && opcode->cmd != -1) opcode++;
return opcode->name;
}
#endif
static int goldfish_mmc_bdrv_read(struct goldfish_mmc_state *s,
int64_t sector_number,
target_phys_addr_t dst_address,
int num_sectors)
{
int ret;
while (num_sectors > 0) {
ret = bdrv_read(s->bs, sector_number, s->buf, 1);
if (ret < 0)
return ret;
cpu_physical_memory_write(dst_address, s->buf, 512);
dst_address += 512;
num_sectors -= 1;
sector_number += 1;
}
return 0;
}
static int goldfish_mmc_bdrv_write(struct goldfish_mmc_state *s,
int64_t sector_number,
target_phys_addr_t dst_address,
int num_sectors)
{
int ret;
while (num_sectors > 0) {
cpu_physical_memory_read(dst_address, s->buf, 512);
ret = bdrv_write(s->bs, sector_number, s->buf, 1);
if (ret < 0)
return ret;
dst_address += 512;
num_sectors -= 1;
sector_number += 1;
}
return 0;
}
static void goldfish_mmc_do_command(struct goldfish_mmc_state *s, uint32_t cmd, uint32_t arg)
{
int result;
int new_status = MMC_STAT_END_OF_CMD;
int opcode = cmd & 63;
// fprintf(stderr, "goldfish_mmc_do_command opcode: %s (0x%04X), arg: %d\n", get_command_name(opcode), cmd, arg);
s->resp[0] = 0;
s->resp[1] = 0;
s->resp[2] = 0;
s->resp[3] = 0;
#define SET_R1_CURRENT_STATE(s) ((s << 9) & 0x00001E00) /* sx, b (4 bits) */
switch (opcode) {
case MMC_SEND_CSD: {
int64_t sector_count = 0;
uint64_t capacity;
uint8_t exponent;
uint32_t m;
bdrv_get_geometry(s->bs, (uint64_t*)§or_count);
capacity = sector_count * 512;
if (capacity > 2147483648U) {
// if storages is > 2 gig, then emulate SDHC card
s->is_SDHC = 1;
// CSD bits borrowed from a real SDHC card, with capacity bits zeroed out
s->resp[3] = 0x400E0032;
s->resp[2] = 0x5B590000;
s->resp[1] = 0x00007F80;
s->resp[0] = 0x0A4040DF;
// stuff in the real capacity
// m = UNSTUFF_BITS(resp, 48, 22);
m = (uint32_t)(capacity / (512*1024)) - 1;
// m must fit into 22 bits
if (m & 0xFFC00000) {
fprintf(stderr, "SD card too big (%lld bytes). Maximum SDHC card size is 128 gigabytes.\n", capacity);
abort();
}
// low 16 bits go in high end of resp[1]
s->resp[1] |= ((m & 0x0000FFFF) << 16);
// high 6 bits go in low end of resp[2]
s->resp[2] |= (m >> 16);
} else {
// emulate standard SD card
s->is_SDHC = 0;
// CSD bits borrowed from a real SD card, with capacity bits zeroed out
s->resp[3] = 0x00260032;
s->resp[2] = 0x5F5A8000;
s->resp[1] = 0x3EF84FFF;
s->resp[0] = 0x928040CB;
// stuff in the real capacity
// e = UNSTUFF_BITS(resp, 47, 3);
// m = UNSTUFF_BITS(resp, 62, 12);
// csd->capacity = (1 + m) << (e + 2);
// need to reverse the formula and calculate e and m
exponent = 0;
capacity = sector_count * 512;
if (capacity > 2147483648U) {
fprintf(stderr, "SD card too big (%lld bytes). Maximum SD card size is 2 gigabytes.\n", capacity);
abort();
}
capacity >>= 10; // convert to Kbytes
while (capacity > 4096) {
// (capacity - 1) must fit into 12 bits
exponent++;
capacity >>= 1;
}
capacity -= 1;
if (exponent < 2) {
cpu_abort(cpu_single_env, "SDCard too small, must be at least 9MB\n");
}
exponent -= 2;
if (exponent > 7) {
cpu_abort(cpu_single_env, "SDCard too large.\n");
}
s->resp[2] |= (((uint32_t)capacity >> 2) & 0x3FF); // high 10 bits to bottom of resp[2]
s->resp[1] |= (((uint32_t)capacity & 3) << 30); // low 2 bits to top of resp[1]
s->resp[1] |= (exponent << (47 - 32));
}
break;
}
case MMC_SEND_EXT_CSD:
s->resp[0] = arg;
break;
case MMC_APP_CMD:
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA | R1_APP_CMD; //2336
break;
case SD_APP_OP_COND:
s->resp[0] = 0x80FF8000;
break;
case SD_APP_SEND_SCR:
{
#if 1 /* this code is actually endian-safe */
const uint8_t scr[8] = "\x02\x25\x00\x00\x00\x00\x00\x00";
#else /* this original code wasn't */
uint32_t scr[2];
scr[0] = 0x00002502;
scr[1] = 0x00000000;
#endif
cpu_physical_memory_write(s->buffer_address, (uint8_t*)scr, 8);
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA | R1_APP_CMD; //2336
new_status |= MMC_STAT_END_OF_DATA;
break;
}
case MMC_SET_RELATIVE_ADDR:
s->resp[0] = -518519520;
break;
case MMC_ALL_SEND_CID:
s->resp[3] = 55788627;
s->resp[2] = 1429221959;
s->resp[1] = -2147479692;
s->resp[0] = -436179883;
break;
case MMC_SELECT_CARD:
s->resp[0] = SET_R1_CURRENT_STATE(3) | R1_READY_FOR_DATA; // 1792
break;
case MMC_SWITCH:
if (arg == 0x00FFFFF1 || arg == 0x80FFFFF1) {
uint8_t buff0[64];
memset(buff0, 0, sizeof buff0);
buff0[13] = 2;
cpu_physical_memory_write(s->buffer_address, buff0, sizeof buff0);
new_status |= MMC_STAT_END_OF_DATA;
}
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA | R1_APP_CMD; //2336
break;
case MMC_SET_BLOCKLEN:
s->block_length = arg;
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA; // 2304
break;
case MMC_READ_SINGLE_BLOCK:
s->block_count = 1;
// fall through
case MMC_READ_MULTIPLE_BLOCK: {
if (s->is_SDHC) {
// arg is block offset
} else {
// arg is byte offset
if (arg & 511) fprintf(stderr, "offset %d is not multiple of 512 when reading\n", arg);
arg /= s->block_length;
}
result = goldfish_mmc_bdrv_read(s, arg, s->buffer_address, s->block_count);
new_status |= MMC_STAT_END_OF_DATA;
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA; // 2304
break;
}
case MMC_WRITE_BLOCK:
s->block_count = 1;
// fall through
case MMC_WRITE_MULTIPLE_BLOCK: {
if (s->is_SDHC) {
// arg is block offset
} else {
// arg is byte offset
if (arg & 511) fprintf(stderr, "offset %d is not multiple of 512 when writing\n", arg);
arg /= s->block_length;
}
// arg is byte offset
result = goldfish_mmc_bdrv_write(s, arg, s->buffer_address, s->block_count);
// bdrv_flush(s->bs);
new_status |= MMC_STAT_END_OF_DATA;
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA; // 2304
break;
}
case MMC_STOP_TRANSMISSION:
s->resp[0] = SET_R1_CURRENT_STATE(5) | R1_READY_FOR_DATA; // 2816
break;
case MMC_SEND_STATUS:
s->resp[0] = SET_R1_CURRENT_STATE(4) | R1_READY_FOR_DATA; // 2304
break;
}
s->int_status |= new_status;
if ((s->int_status & s->int_enable)) {
goldfish_device_set_irq(&s->dev, 0, (s->int_status & s->int_enable));
}
}
static uint32_t goldfish_mmc_read(void *opaque, target_phys_addr_t offset)
{
uint32_t ret;
struct goldfish_mmc_state *s = opaque;
switch(offset) {
case MMC_INT_STATUS:
// return current buffer status flags
return s->int_status & s->int_enable;
case MMC_RESP_0:
return s->resp[0];
case MMC_RESP_1:
return s->resp[1];
case MMC_RESP_2:
return s->resp[2];
case MMC_RESP_3:
return s->resp[3];
case MMC_STATE: {
ret = MMC_STATE_INSERTED;
if (bdrv_is_read_only(s->bs)) {
ret |= MMC_STATE_READ_ONLY;
}
return ret;
}
default:
cpu_abort(cpu_single_env, "goldfish_mmc_read: Bad offset %x\n", offset);
return 0;
}
}
static void goldfish_mmc_write(void *opaque, target_phys_addr_t offset, uint32_t val)
{
struct goldfish_mmc_state *s = opaque;
int status, old_status;
switch(offset) {
case MMC_INT_STATUS:
status = s->int_status;
old_status = status;
status &= ~val;
s->int_status = status;
if(status != old_status) {
goldfish_device_set_irq(&s->dev, 0, status);
}
break;
case MMC_INT_ENABLE:
/* enable buffer interrupts */
s->int_enable = val;
s->int_status = 0;
goldfish_device_set_irq(&s->dev, 0, (s->int_status & s->int_enable));
break;
case MMC_SET_BUFFER:
/* save pointer to buffer 1 */
s->buffer_address = val;
break;
case MMC_CMD:
goldfish_mmc_do_command(s, val, s->arg);
break;
case MMC_ARG:
s->arg = val;
break;
case MMC_BLOCK_LENGTH:
s->block_length = val + 1;
break;
case MMC_BLOCK_COUNT:
s->block_count = val + 1;
break;
default:
cpu_abort (cpu_single_env, "goldfish_mmc_write: Bad offset %x\n", offset);
}
}
static CPUReadMemoryFunc *goldfish_mmc_readfn[] = {
goldfish_mmc_read,
goldfish_mmc_read,
goldfish_mmc_read
};
static CPUWriteMemoryFunc *goldfish_mmc_writefn[] = {
goldfish_mmc_write,
goldfish_mmc_write,
goldfish_mmc_write
};
void goldfish_mmc_init(uint32_t base, int id, BlockDriverState* bs)
{
struct goldfish_mmc_state *s;
s = (struct goldfish_mmc_state *)qemu_mallocz(sizeof(*s));
s->dev.name = "goldfish_mmc";
s->dev.id = id;
s->dev.base = base;
s->dev.size = 0x1000;
s->dev.irq_count = 1;
s->bs = bs;
s->buf = qemu_memalign(512,512);
goldfish_device_add(&s->dev, goldfish_mmc_readfn, goldfish_mmc_writefn, s);
register_savevm( "goldfish_mmc", 0, GOLDFISH_MMC_SAVE_VERSION,
goldfish_mmc_save, goldfish_mmc_load, s);
}
|