diff options
author | Catalin Marinas <catalin.marinas@arm.com> | 2008-11-06 13:23:08 +0000 |
---|---|---|
committer | Catalin Marinas <catalin.marinas@arm.com> | 2008-11-06 13:23:08 +0000 |
commit | 6b07d7fea0496374ff7754dc3d1dca03b2911828 (patch) | |
tree | 9a457c335982777e172fffad192c43b65d810b1e /arch/arm/mm/proc-v7.S | |
parent | 376e14218d3d791127e9b9bfbe2f99c44c2a19c2 (diff) | |
download | kernel_samsung_espresso10-6b07d7fea0496374ff7754dc3d1dca03b2911828.zip kernel_samsung_espresso10-6b07d7fea0496374ff7754dc3d1dca03b2911828.tar.gz kernel_samsung_espresso10-6b07d7fea0496374ff7754dc3d1dca03b2911828.tar.bz2 |
ARMv7: Do not set TTBR0 in __v7_setup
This register is set in __enable_mmu in the head.S file.
Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
Diffstat (limited to 'arch/arm/mm/proc-v7.S')
-rw-r--r-- | arch/arm/mm/proc-v7.S | 1 |
1 files changed, 0 insertions, 1 deletions
diff --git a/arch/arm/mm/proc-v7.S b/arch/arm/mm/proc-v7.S index 07f82db..4177296 100644 --- a/arch/arm/mm/proc-v7.S +++ b/arch/arm/mm/proc-v7.S @@ -175,7 +175,6 @@ __v7_setup: mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs mcr p15, 0, r10, c2, c0, 2 @ TTB control register orr r4, r4, #TTB_RGN_OC_WB @ mark PTWs outer cacheable, WB - mcr p15, 0, r4, c2, c0, 0 @ load TTB0 mcr p15, 0, r4, c2, c0, 1 @ load TTB1 mov r10, #0x1f @ domains 0, 1 = manager mcr p15, 0, r10, c3, c0, 0 @ load domain access register |