aboutsummaryrefslogtreecommitdiffstats
path: root/arch/sh/kernel/cpu/sh4a/hwblk-sh7724.c
blob: 1613ad6013c3c27a26a43a7363a6a8787cdf5e8d (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
/*
 * arch/sh/kernel/cpu/sh4a/hwblk-sh7724.c
 *
 * SH7724 hardware block support
 *
 * Copyright (C) 2009 Magnus Damm
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 */
#include <linux/init.h>
#include <linux/kernel.h>
#include <linux/io.h>
#include <asm/suspend.h>
#include <asm/hwblk.h>
#include <cpu/sh7724.h>

/* SH7724 registers */
#define MSTPCR0		0xa4150030
#define MSTPCR1		0xa4150034
#define MSTPCR2		0xa4150038

/* SH7724 Power Domains */
enum { CORE_AREA, SUB_AREA, CORE_AREA_BM };
static struct hwblk_area sh7724_hwblk_area[] = {
	[CORE_AREA] = HWBLK_AREA(0, 0),
	[CORE_AREA_BM] = HWBLK_AREA(HWBLK_AREA_FLAG_PARENT, CORE_AREA),
	[SUB_AREA] = HWBLK_AREA(0, 0),
};

/* Table mapping HWBLK to Module Stop Bit and Power Domain */
static struct hwblk sh7724_hwblk[HWBLK_NR] = {
	[HWBLK_TLB] = HWBLK(MSTPCR0, 31, CORE_AREA),
	[HWBLK_IC] = HWBLK(MSTPCR0, 30, CORE_AREA),
	[HWBLK_OC] = HWBLK(MSTPCR0, 29, CORE_AREA),
	[HWBLK_RSMEM] = HWBLK(MSTPCR0, 28, CORE_AREA),
	[HWBLK_ILMEM] = HWBLK(MSTPCR0, 27, CORE_AREA),
	[HWBLK_L2C] = HWBLK(MSTPCR0, 26, CORE_AREA),
	[HWBLK_FPU] = HWBLK(MSTPCR0, 24, CORE_AREA),
	[HWBLK_INTC] = HWBLK(MSTPCR0, 22, CORE_AREA),
	[HWBLK_DMAC0] = HWBLK(MSTPCR0, 21, CORE_AREA_BM),
	[HWBLK_SHYWAY] = HWBLK(MSTPCR0, 20, CORE_AREA),
	[HWBLK_HUDI] = HWBLK(MSTPCR0, 19, CORE_AREA),
	[HWBLK_DBG] = HWBLK(MSTPCR0, 18, CORE_AREA),
	[HWBLK_UBC] = HWBLK(MSTPCR0, 17, CORE_AREA),
	[HWBLK_TMU0] = HWBLK(MSTPCR0, 15, CORE_AREA),
	[HWBLK_CMT] = HWBLK(MSTPCR0, 14, SUB_AREA),
	[HWBLK_RWDT] = HWBLK(MSTPCR0, 13, SUB_AREA),
	[HWBLK_DMAC1] = HWBLK(MSTPCR0, 12, CORE_AREA_BM),
	[HWBLK_TMU1] = HWBLK(MSTPCR0, 10, CORE_AREA),
	[HWBLK_SCIF0] = HWBLK(MSTPCR0, 9, CORE_AREA),
	[HWBLK_SCIF1] = HWBLK(MSTPCR0, 8, CORE_AREA),
	[HWBLK_SCIF2] = HWBLK(MSTPCR0, 7, CORE_AREA),
	[HWBLK_SCIF3] = HWBLK(MSTPCR0, 6, CORE_AREA),
	[HWBLK_SCIF4] = HWBLK(MSTPCR0, 5, CORE_AREA),
	[HWBLK_SCIF5] = HWBLK(MSTPCR0, 4, CORE_AREA),
	[HWBLK_MSIOF0] = HWBLK(MSTPCR0, 2, CORE_AREA),
	[HWBLK_MSIOF1] = HWBLK(MSTPCR0, 1, CORE_AREA),

	[HWBLK_KEYSC] = HWBLK(MSTPCR1, 12, SUB_AREA),
	[HWBLK_RTC] = HWBLK(MSTPCR1, 11, SUB_AREA),
	[HWBLK_IIC0] = HWBLK(MSTPCR1, 9, CORE_AREA),
	[HWBLK_IIC1] = HWBLK(MSTPCR1, 8, CORE_AREA),

	[HWBLK_MMC] = HWBLK(MSTPCR2, 29, CORE_AREA),
	[HWBLK_ETHER] = HWBLK(MSTPCR2, 28, CORE_AREA_BM),
	[HWBLK_ATAPI] = HWBLK(MSTPCR2, 26, CORE_AREA_BM),
	[HWBLK_TPU] = HWBLK(MSTPCR2, 25, CORE_AREA),
	[HWBLK_IRDA] = HWBLK(MSTPCR2, 24, CORE_AREA),
	[HWBLK_TSIF] = HWBLK(MSTPCR2, 22, CORE_AREA),
	[HWBLK_USB1] = HWBLK(MSTPCR2, 21, CORE_AREA),
	[HWBLK_USB0] = HWBLK(MSTPCR2, 20, CORE_AREA),
	[HWBLK_2DG] = HWBLK(MSTPCR2, 19, CORE_AREA_BM),
	[HWBLK_SDHI0] = HWBLK(MSTPCR2, 18, CORE_AREA),
	[HWBLK_SDHI1] = HWBLK(MSTPCR2, 17, CORE_AREA),
	[HWBLK_VEU1] = HWBLK(MSTPCR2, 15, CORE_AREA_BM),
	[HWBLK_CEU1] = HWBLK(MSTPCR2, 13, CORE_AREA_BM),
	[HWBLK_BEU1] = HWBLK(MSTPCR2, 12, CORE_AREA_BM),
	[HWBLK_2DDMAC] = HWBLK(MSTPCR2, 10, CORE_AREA_BM),
	[HWBLK_SPU] = HWBLK(MSTPCR2, 9, CORE_AREA_BM),
	[HWBLK_JPU] = HWBLK(MSTPCR2, 6, CORE_AREA_BM),
	[HWBLK_VOU] = HWBLK(MSTPCR2, 5, CORE_AREA_BM),
	[HWBLK_BEU0] = HWBLK(MSTPCR2, 4, CORE_AREA_BM),
	[HWBLK_CEU0] = HWBLK(MSTPCR2, 3, CORE_AREA_BM),
	[HWBLK_VEU0] = HWBLK(MSTPCR2, 2, CORE_AREA_BM),
	[HWBLK_VPU] = HWBLK(MSTPCR2, 1, CORE_AREA_BM),
	[HWBLK_LCDC] = HWBLK(MSTPCR2, 0, CORE_AREA_BM),
};

static struct hwblk_info sh7724_hwblk_info = {
	.areas = sh7724_hwblk_area,
	.nr_areas = ARRAY_SIZE(sh7724_hwblk_area),
	.hwblks = sh7724_hwblk,
	.nr_hwblks = ARRAY_SIZE(sh7724_hwblk),
};

int arch_hwblk_sleep_mode(void)
{
	if (!sh7724_hwblk_area[CORE_AREA].cnt[HWBLK_CNT_USAGE])
		return SUSP_SH_STANDBY | SUSP_SH_SF;

	if (!sh7724_hwblk_area[CORE_AREA_BM].cnt[HWBLK_CNT_USAGE])
		return SUSP_SH_SLEEP | SUSP_SH_SF;

	return SUSP_SH_SLEEP;
}

int __init arch_hwblk_init(void)
{
	return hwblk_register(&sh7724_hwblk_info);
}