aboutsummaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
authorKevin Cernekee <cernekee@gmail.com>2009-09-18 19:12:45 -0700
committerRalf Baechle <ralf@linux-mips.org>2009-09-30 21:47:00 +0200
commit96983ffefce46312e9372d357309dda413553009 (patch)
treeda15ecb8a3c728af409fa0903f292731c358e222
parenta648e8119666782f21b509a7886be9b281e41ccb (diff)
downloadkernel_samsung_tuna-96983ffefce46312e9372d357309dda413553009.zip
kernel_samsung_tuna-96983ffefce46312e9372d357309dda413553009.tar.gz
kernel_samsung_tuna-96983ffefce46312e9372d357309dda413553009.tar.bz2
MIPS: MIPSxx SC: Avoid destructive invalidation on partial L2 cachelines.
This extends commit a8ca8b64e3fdfec17679cba0ca5ce6e3ffed092d to cover MIPSxx-style board cache code. Signed-off-by: Kevin Cernekee <cernekee@gmail.com> Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
-rw-r--r--arch/mips/mm/sc-mips.c5
1 files changed, 5 insertions, 0 deletions
diff --git a/arch/mips/mm/sc-mips.c b/arch/mips/mm/sc-mips.c
index b55c2d1..5ab5fa8 100644
--- a/arch/mips/mm/sc-mips.c
+++ b/arch/mips/mm/sc-mips.c
@@ -32,6 +32,11 @@ static void mips_sc_wback_inv(unsigned long addr, unsigned long size)
*/
static void mips_sc_inv(unsigned long addr, unsigned long size)
{
+ unsigned long lsize = cpu_scache_line_size();
+ unsigned long almask = ~(lsize - 1);
+
+ cache_op(Hit_Writeback_Inv_SD, addr & almask);
+ cache_op(Hit_Writeback_Inv_SD, (addr + size - 1) & almask);
blast_inv_scache_range(addr, addr + size);
}