| Commit message (Expand) | Author | Age | Files | Lines |
* | ARM: use TableGen patterns to select CMOV operations. | Tim Northover | 2013-08-22 | 1 | -3/+3 |
* | This fixes three issues related to Thumb literal loads: | Mihai Popa | 2013-08-15 | 1 | -3/+0 |
* | Fix assembling of Thumb2 branch instructions. | Mihai Popa | 2013-08-09 | 1 | -1/+3 |
* | This adds range checking for "ldr Rn, [pc, #imm]" Thumb | Mihai Popa | 2013-07-22 | 1 | -23/+20 |
* | This corrects the implementation of Thumb ADR instruction. There are three i... | Mihai Popa | 2013-07-03 | 1 | -5/+16 |
* | ARM sched model: Add branch thumb instructions | Arnold Schwaighofer | 2013-06-06 | 1 | -18/+21 |
* | ARM sched model: Add more ALU and CMP thumb instructions | Arnold Schwaighofer | 2013-06-06 | 1 | -46/+61 |
* | Revert series of sched model patches until I figure out what is going on. | Arnold Schwaighofer | 2013-06-04 | 1 | -82/+64 |
* | ARM sched model: Add branch thumb instructions | Arnold Schwaighofer | 2013-06-04 | 1 | -18/+21 |
* | ARM sched model: Add more ALU and CMP thumb instructions | Arnold Schwaighofer | 2013-06-04 | 1 | -46/+61 |
* | Mark the Int_eh_sjlj_dispatchsetup pseudo instruction as clobbering all | Chad Rosier | 2012-11-06 | 1 | -4/+0 |
* | ARM: Better disassembly for pc-relative LDR. | Jim Grosbach | 2012-10-30 | 1 | -0/+1 |
* | Revert 'Fix a typo 'iff' => 'if''. iff is an abreviation of if and only if. S... | Sylvestre Ledru | 2012-09-27 | 1 | -1/+1 |
* | Fix a typo 'iff' => 'if' | Sylvestre Ledru | 2012-09-27 | 1 | -1/+1 |
* | Revert r162713: "Add ATOMIC_LDR* pseudo-instructions to model atomic_load on ... | Jakob Stoklund Olesen | 2012-08-28 | 1 | -41/+6 |
* | Add ATOMIC_LDR* pseudo-instructions to model atomic_load on ARM. | Jakob Stoklund Olesen | 2012-08-27 | 1 | -6/+41 |
* | Missed tLEApcrelJT. | Jakob Stoklund Olesen | 2012-08-24 | 1 | -0/+1 |
* | Remove variable_ops from ARM call instructions. | Jakob Stoklund Olesen | 2012-07-13 | 1 | -6/+6 |
* | (sub X, imm) gets canonicalized to (add X, -imm) | Evan Cheng | 2012-06-23 | 1 | -3/+0 |
* | Fix typos found by http://github.com/lyda/misspell-check | Benjamin Kramer | 2012-06-02 | 1 | -1/+1 |
* | Fix issues with the ARM bl and blx thumb instructions and the J1 and J2 bits | Kevin Enderby | 2012-05-03 | 1 | -7/+8 |
* | Disallow YIELD and other allocated nop hints in pre-ARMv6 architectures. | Richard Barton | 2012-05-02 | 1 | -4/+8 |
* | ARM: Thumb add(sp plus register) asm constraints. | Jim Grosbach | 2012-04-27 | 1 | -2/+2 |
* | ARM: Tweak tADDrSP definition for consistent operand order. | Jim Grosbach | 2012-04-27 | 1 | -2/+2 |
* | ARM add missing Thumb1 two-operand aliases for shift-by-immediate. | Jim Grosbach | 2012-04-11 | 1 | -0/+8 |
* | Eliminate iOS-specific tail call instructions. | Jakob Stoklund Olesen | 2012-04-06 | 1 | -8/+4 |
* | Deduplicate ARM call-related instructions. | Jakob Stoklund Olesen | 2012-04-06 | 1 | -44/+7 |
* | ARM assembly aliases for add negative immediates using sub. | Jim Grosbach | 2012-04-05 | 1 | -0/+11 |
* | Switch ARM target to register masks. | Jakob Stoklund Olesen | 2012-02-24 | 1 | -14/+4 |
* | Emacs-tag and some comment fix for all ARM, CellSPU, Hexagon, MBlaze, MSP430,... | Jia Liu | 2012-02-18 | 1 | -1/+1 |
* | Teach the MC and disassembler about SoftFail, and hook it up to UNPREDICTABLE... | James Molloy | 2012-02-09 | 1 | -0/+1 |
* | Rename pattern for clarity. | Jim Grosbach | 2012-01-18 | 1 | -4/+3 |
* | Use RegisterTuples to generate pseudo-registers. | Jakob Stoklund Olesen | 2012-01-13 | 1 | -4/+10 |
* | Add variants of the dispatchsetup pseudo for Thumb and !VFP. <rdar://10620138> | Bob Wilson | 2011-12-22 | 1 | -0/+4 |
* | ARM target code clean up. Check for iOS, not Darwin where it makes sense. | Evan Cheng | 2011-12-20 | 1 | -26/+26 |
* | ARM pre-UAL NEG mnemonic for convenience when porting old code. | Jim Grosbach | 2011-12-13 | 1 | -3/+5 |
* | Now Igor, throw the switch...give my creation life! | Bill Wendling | 2011-10-17 | 1 | -1/+2 |
* | Mark tADDrSPi as having side effects again. | Jakob Stoklund Olesen | 2011-10-15 | 1 | -3/+3 |
* | Ban rematerializable instructions with side effects. | Jakob Stoklund Olesen | 2011-10-14 | 1 | -1/+1 |
* | Thumb1 convenience aliases for disassembler round-trip testing. CPS instruction. | Jim Grosbach | 2011-09-20 | 1 | -0/+8 |
* | Thumb CPS definition is not disassembler only. | Jim Grosbach | 2011-09-20 | 1 | -2/+1 |
* | Thumb2 assembly parsing and encoding for SUB(immediate). | Jim Grosbach | 2011-09-16 | 1 | -3/+3 |
* | Use a more efficient lowering for Unordered/Monotonic atomic load/store on Th... | Eli Friedman | 2011-09-15 | 1 | -0/+25 |
* | Thumb unconditional branches are allowed in IT blocks, and therefore should h... | Owen Anderson | 2011-09-09 | 1 | -4/+5 |
* | Thumb parsing and encoding for SUB (SP minu immediate). | Jim Grosbach | 2011-08-24 | 1 | -4/+6 |
* | Thumb parsing and encoding support for ADD SP instructions. | Jim Grosbach | 2011-08-24 | 1 | -17/+30 |
* | Add missing explicit writeback operand to tSTMIA_UPD. | Jim Grosbach | 2011-08-24 | 1 | -3/+4 |
* | Thumb add SP assembly syntax fix. | Jim Grosbach | 2011-08-24 | 1 | -2/+2 |
* | Thumb1 ADD/SUB SP instructions are predicable in Thumb2 mode. | Jim Grosbach | 2011-08-24 | 1 | -15/+15 |
* | Thumb parsing and encoding for SVC. | Jim Grosbach | 2011-08-23 | 1 | -1/+1 |